

# AVTECH ELECTROSYSTEMS LTD.

NANOSECOND WAVEFORM ELECTRONICS SINCE 1975

□ P.O. BOX 265 OGDENSBURG, NY U.S.A. 13669-0265 TEL: (315) 472-5270 FAX: (613) 226-2802

TEL: 1-800-265-6681 FAX: 1-800-561-1970 U.S.A. & CANADA BOX 5120 STN. F OTTAWA, ONTARIO CANADA K2C 3H4 TEL: (613) 226-5772 FAX: (613) 226-2802

## INSTRUCTIONS

MODEL AVMP-4-C-PN PULSE GENERATOR

S.N.:

### WARRANTY

**Electrosystems** Ltd. products of Avtech warrants manufacture to be free from defects in material workmanship under conditions of normal use. If, within one year after delivery to the original owner, and after prepaid return by the original owner, this Avtech product is found to be defective, Avtech shall at its option repair or replace said defective item. This warranty does not apply to units which have been dissembled, modified or subjected to which have conditions exceeding the applicable specifications or This warranty is the extent of the obligation or ratings. liability assumed by Avtech with respect to this product and no other warranty or guarantee is either expressed or implied.



#### Notes:

- 1) The bandwidth capability of components and instruments used to display the pulse generator output signal (attenuators, cables, connectors, etc.) should exceed ten gigahertz.
- 2) The use of 40 db attenuator at the sampling scope vertical input channel will insure a peak input signal to the sampling scope of less than one volt.
- 3) The TRIG output channel provides TTL level signals. To avoid overdriving the TRIG input channel of some scopes, a 30 db attenuator should be placed at the input to the scope trigger channel. The TRIG output precedes the main output when the front panel ADVANCE-DELAY switch is in the ADVANCE position. The TRIG output lags the main output when the switch is in the DELAY position.
- 4) To obtain a stable output display the PRF control on the front panel should be set mid-range while the PRF range switch may be in either range. The front panel TRIG toggle switch should be in the INT position. The front panel DELAY controls and the scope triggering controls are then adjusted to obtain a stable output. The scope may then be used to set the desired PRF by rotating the PRF control and by means of the PRF range switch.
- 5) The output pulse polarity is controlled by the front panel two-position POLARITY switch.
- 6) The output pulse width is controlled by means of the front panel 3 position range switch and one turn PW control. The control should initially be set maximum counter clockwise and the pulse width adjusted using an oscilloscope. CAUTION: Do not exceed the output duty cycle rating of 10%, for example:

| <u>P1</u> | <u>RF</u> | PW 1 | PW MAX |  |  |
|-----------|-----------|------|--------|--|--|
| 10        | kHz       | 10   | us     |  |  |
| 100       | kHz       | 1    | us     |  |  |
| 1         | MHz       | 100  | ns     |  |  |

Note that as the duty cycle limit is approached the:

- a) Amplitude will decrease
- b) the fall time will increase
- c) the overload light will come on (see 12)
- 7) The output pulse amplitude is controlled by means of the front panel one turn AMP control. The pulse width may change by several nanoseconds as the output amplitude is reduced from maximum to minimum. Therefore it is convenient to first set the desired amplitude and then set the desired pulse width.

- 8) Some properties of the output pulse may change as a function of the amplitude pot setting. For some demanding applications, it may be desirable to use a combination of external attenuators and the amplitude pot to achieve the desired output amplitude.
- 9) An external clock may be used to control the output PRF of the AVMP unit by setting the front panel TRIG toggle switch in the EXT position and applying a 50 ns (or wider) TTL level pulse to the TRIG BNC connector input. For operation in this mode, the scope time base must also be triggered by the external clock.
- 10) The monitor output (-M) provides a 20 db attenuated coincident replica of the main output. (option).
- 11) To voltage control the output pulse width, set the rear panel switch in the EXT position and apply 0 to +10V to connector A (RIN > 10K). (EW option).
- 12) To voltage control the output amplitude, set the rear panel switch in the EXT position and apply 0 to +10V to connector B (Rim > 10K). (EA option).
- AVMP units with a serial number higher than 5600 are protected by an automatic overload protective circuit which controls the front panel overload light. If the unit is overloaded (by operating at an exceedingly high duty cycle or by operating into a short circuit), the protective circuit will turn the output of the instrument OFF and turn the indicator light ON. The light will stay ON (i.e. output OFF) for about 5 seconds after which the instrument will attempt to turn ON (i.e. light OFF) for about 1 second. If the overload condition persists, the instrument will turn OFF again (i.e. light ON) for another 5 seconds. If the overload condition has been removed, the instrument will turn on and resume normal operation. Overload conditions may be removed by:
  - Reducing PRF (i.e. switch to a lower range)
  - Reducing pulse width (i.e. switch to a lower range)
  - 3) Removing output load short circuit (if any)
- 14) The AVMP-C unit can be converted from 110 to 220V 50-60 Hz operation by adjusting the voltage selector card in the rear panel fused voltage selector-cable connector assembly.
- 15) For additional assistance:

Tel: (613) 226-5772 Fax: (613) 226-2802



- (1) ON-OFF Switch. Applies basic prime power to all stages.
- (2) <u>PRF Control</u>. The PRF RANGE and PRF controls determine output PRF as follows:

|       |   | PRF | MIN | PRF | MAX |
|-------|---|-----|-----|-----|-----|
| Range | 1 | 100 | Hz  | 1   | kHz |
| Range | 2 | 1   | kHz | 10  | kHz |
| Range | 3 | 10  | kHz | 100 | kHz |
| Range | 4 | 100 | kHz | 1   | MHz |

- (3) <u>DELAY Controls</u>. Controls the relative delay between the reference output pulse provided at the TRIG output (4) and the main output (8). This delay is variable over the range of 10 ns to at least 10 us (in three decades).
- (4) TRIG Output. This output precedes the main output (8) and is used to trigger the sampling scope time base. The output is a TTL level 100 ns (approx) pulse capable of driving a fifty ohm load.
- (5) <u>POLARITY</u>. Two-position switch controls polarity of output pulse.
- (6) <u>PW Control</u>. A one turn control and 3 position switch which varies the output pulse width as follows:
  - 1) 10 ns to 200 ns
  - 2) 100 ns to 1.0 us
  - 3) 1.0 us to 10 us

CAUTION: DO NOT EXCEED THE OUTPUT DUTY CYCLE RATING OF 10%.

- (7) AMP Control. A one turn control which varies the output pulse amplitude.
- (8) OUT. SMA connector provides output to 50 ohm load.
- (9) EXT-INT Control. With this toggle switch in the INT position, the PRF of the AVMP unit is controlled via an internal clock which in turn is controlled by the PRF controls. With the toggle switch in the EXT position, the AVMP unit requires a 50 ns (or wider) TTL level pulse applied at the TRIG input in order to trigger the output stages. In addition, in this mode, the scope time base must be triggered by the external trigger source.

- (10) OVERLOAD INDICATOR. AVMP units with a serial number higher than 5600 are protected by an automatic overload protective circuit which controls the front panel overload light. If the unit is overloaded (by operating at an exceedingly high duty cycle or by operating into a short circuit), the protective circuit will turn the output of the instrument OFF and turn the indicator light ON. The light will stay ON (i.e. output OFF) for about 5 seconds after which the instrument will attempt to turn ON (i.e. light OFF) for about 1 second. If the overload condition persists, the instrument will turn OFF again (i.e. light ON) for another 5 seconds. If the overload condition has been removed, the instrument will turn on and resume normal operation. Overload conditions may be removed by:
  - 1) Reducing PRF (i.e. switch to a lower range)
  - 2) Reducing pulse width (i.e. switch to a lower range)
  - 3) Removing output load short circuit (if any)



- (1) FUSED CONNECTOR, VOLTAGE SELECTOR. The detachable power cord is connected at this point. In addition, the removable cord is adjusted to select the desired input operating voltage. The unit also contains the main power fuse (0.25 Amp).
- (2) MONITOR OUT M. Provides an attenuated (x10) coincident replica of the main positive output pulse to fifty ohms. (option).
- (3) 1.0 A SB. Fuse limits the current supplied to the output stage in cases of severe overloading.



#### SYSTEM DESCRIPTION AND REPAIR PROCEDURE

The AVMP-4-C consists of pulse generator module а (AVMP-4-PG), a clock module (AVMP-CL) and a power supply board which supplies +24 volts (600 mA max) to the pulse generator module. In the event that the unit malfunctions, remove the instrument cover by removing the four Phillips screws on the back panel of the unit. The top cover may then be slid off. Measure the voltage at the +24 V pin of the PG module. If this voltage is substantially less than +24 volts, unsolder the line connecting the power supply and PG modules and connect 100 ohm 10 W load to the PS output. voltage across this load should be about +24 V DC. If this voltage is substantially less than 24 volts the PS module is defective and should be repaired or replaced. If the voltage across the resistor is near 24 volts, then the PG module should be replaced or repaired. The sealed PG module must be returned to Avtech for repair (or replacement). The clock module provides a 0.1 usec TTL level trigger pulse at Pin 2 to trigger the PG module and a 0.1 usec TTL level sync pulse at Pin 3 to trigger the sampling scope display device. output at Pin 3 precedes the output at Pin 2 by almost 0 to 100 nsec depending on the DELAY control setting. The clock module is powered by +5.8 V supplied by the PG module (from Pin 2 to Pin 1). With the INT-EXT switch in the EXT position, the clock module is disconnected from the PG module. The clock module is functioning properly if:

- a) 0.1 us TTL level outputs are observed at Pins 2 and 3.
- b) The PRF of the outputs can be varied over the range of 1 kHz to 1 MHz using the PRF and PRF RANGE controls.
- c) The relative delay between the Pin 2 and 3 outputs can be varied by at least 500 ns by the DELAY control.

The sealed clock module must be returned to Avtech for repair or replacement if the above conditions are not observed.

SYSTEM DESCRIPTION AND RUPAIR PROCEDURE M-

The AVMP-4-C consists of a pulse generator module (AVMP-4-PC), a clock module (AVMP-CL) and a power supply board which supplies to voits (600 mA max) to the pulse remove the instrument cover by removing the lour Phillips screws on the back panel of the pult. The top cover may then be slid off, wensure the voltage at the +24 V pin of the relation points, insolder the line connecting the power supply and PC wolles and connect 100 ohm 10 W load to the PS output. The modules and connect 100 ohm 10 W load to the PS output. The college across this load should be about +24 V DC. If this voltage across this load should be about +24 V DC. If this deletive and should be repaired or replaced. If the voltage across the resistor is near 24 volts, then the PG module is across the replaced or replaced. If the voltage should be repaired. The sealed PC module must be across the replaced or replacement). The clock to linger the PC module must be returned to Avtech for repair (or replacement). The clock of this provides a 0.1 used TTL lovel trigger pulse at Pin 2 to linger the sampling scope display device. The output at Pin 3 to trigger the sampling scope display device. The could be specified by the PG module (from adule is powered by +5.8 V supplied by the PG module (from adule is powered by +5.8 V supplied by the PG module (from position the clock module is dunctioning properly if:

- a) 0.1 us TTL level outputs are observed at Pins 2 and 3.
- b) The PRF of the outputs can be varied over the range of 1 kHz to 1 MHz using the PRF and PRF RANGE controls.
- c) The relative delay between the Fin 2 and 3 outputs can be varied by at least 500 ns by the DRLAY control.

The scaled clock module must be returned to Avisch for repair or replacement if the above countilons are not observed.