/* SPDX-License-Identifier: (GPL-2.0+ OR MIT) */ /* * Copyright (c) 2018 Microsemi Corporation */ #ifndef _MSCC_OCELOT_DEVCPU_GCB_H_ #define _MSCC_OCELOT_DEVCPU_GCB_H_ #define PERF_SOFT_RST 0x8 #define PERF_SOFT_RST_SOFT_NON_CFG_RST BIT(2) #define PERF_SOFT_RST_SOFT_SWC_RST BIT(1) #define PERF_SOFT_RST_SOFT_CHIP_RST BIT(0) #define PERF_GPIO_OUT_SET 0x34 #define PERF_GPIO_OUT_CLR 0x38 #define PERF_GPIO_OE 0x44 #define GPIO_ALT(x) (0x54 + 4 * (x)) #define PERF_PHY_CFG 0xf0 #endif