summaryrefslogtreecommitdiff
path: root/arch/arm/dts/r8a77990-ebisu.dts
diff options
context:
space:
mode:
authorHiroyuki Yokoyama <hiroyuki.yokoyama.vx@renesas.com>2018-09-26 16:00:09 +0900
committerMarek Vasut <marex@denx.de>2018-10-18 19:07:47 +0200
commitcf97b2213a60417e030e530d472f25ded49ee5b8 (patch)
tree4bc75bdccd03a4dc11f75eb93eb90f5290c41916 /arch/arm/dts/r8a77990-ebisu.dts
parentfeaf301f784dd73b1d792bfcf7ee6e6e38ed0476 (diff)
ARM: rmobile: Fix module clock controls refer status on Gen3
When referring to the MSTPSR register, it contains the clock status of SYS, RT, SECURE, and controlling SMSTPCR using this value has the problem of being affected by the RT and SECURE status.This patch changes the reference register to SMSTPCR. Signed-off-by: Hiroyuki Yokoyama <hiroyuki.yokoyama.vx@renesas.com>
Diffstat (limited to 'arch/arm/dts/r8a77990-ebisu.dts')
0 files changed, 0 insertions, 0 deletions