diff options
author | Keerthy <j-keerthy@ti.com> | 2016-10-29 15:19:10 +0530 |
---|---|---|
committer | Tom Rini <trini@konsulko.com> | 2016-11-13 15:54:36 -0500 |
commit | 06d43c808d61580d977526deca328e33382b40c8 (patch) | |
tree | 8d11bb1963b909be69edcad3e0e5b6fee587b395 /arch/arm/include/asm/arch-mxs/iomux.h | |
parent | 2b373cb83cae37d2cb1af7f880c1ba739956d9b3 (diff) |
arm: Set TTB XN bit in case DCACHE_OFF for LPAE mode
While we setup the mmu initially we mark set_section_dcache with
DCACHE_OFF flag. In case of non-LPAE mode the DCACHE_OFF macro
is rightly defined with TTB_SECT_XN_MASK set so as to mark all the
4GB XN. In case of LPAE mode XN(Execute-never) bit is not set with
DCACHE_OFF. Hence XN bit is not set by default for DCACHE_OFF which
keeps all the regions execute okay and this leads to random speculative
fetches in random memory regions which was eventually caught by kernel
omap-l3-noc driver.
Fix this to mark the regions as XN by default.
Signed-off-by: Keerthy <j-keerthy@ti.com>
Reviewed-by: Alexander Graf <agraf@suse.de>
Reviewed-by: Tom Rini <trini@konsulko.com>
Diffstat (limited to 'arch/arm/include/asm/arch-mxs/iomux.h')
0 files changed, 0 insertions, 0 deletions