diff options
author | Philipp Tomsich <philipp.tomsich@theobroma-systems.com> | 2017-06-23 00:01:10 +0200 |
---|---|---|
committer | Philipp Tomsich <philipp.tomsich@theobroma-systems.com> | 2017-08-13 17:12:32 +0200 |
commit | a00dfa042d3eecbe96308d87f38710e79a29e00c (patch) | |
tree | 9494c847f063d2baf3c4d94bac4cb0b7e683d566 /arch/arm/include/asm/arch-rockchip/cru_rk3368.h | |
parent | 4bebf94e8544399d040e0dc46d7ec72d64853237 (diff) |
rockchip: clk: rk3368: implement DPLL (DRAM PLL) support
To implement a TPL stage (incl. its DRAM controller setup) for the
RK3368, we'll want to configure the DPLL (DRAM PLL).
This commit implements setting the DPLL (CLK_DDR) and provides PLL
configuration details for the common DRAM operating speeds found on
RK3368 boards.
Signed-off-by: Philipp Tomsich <philipp.tomsich@theobroma-systems.com>
Reviewed-by: Simon Glass <sjg@chromium.org>
Diffstat (limited to 'arch/arm/include/asm/arch-rockchip/cru_rk3368.h')
0 files changed, 0 insertions, 0 deletions