diff options
author | Marek Vasut <marex@denx.de> | 2018-05-08 18:44:43 +0200 |
---|---|---|
committer | Marek Vasut <marex@denx.de> | 2019-03-09 17:59:14 +0100 |
commit | bd6363a7b77f0a5737b736f80179b6f53ef2cf7c (patch) | |
tree | 1da56b2c374dbf3a72806923ffcd040b510ca95b /board/altera/arria10-socdk | |
parent | 60082d3b3ff17fc0c5ae6c1cdd176219554ed61f (diff) |
ARM: socfpga: Fix Arria10 SPI and NAND U-Boot offset
The SPL size on Gen5 is 4*64kiB, but on A10 it is 4*256kiB.
Handle the difference.
Signed-off-by: Marek Vasut <marex@denx.de>
Cc: Chin Liang See <chin.liang.see@intel.com>
Cc: Dinh Nguyen <dinguyen@kernel.org>
Cc: Simon Goldschmidt <simon.k.r.goldschmidt@gmail.com>
Cc: Tien Fong Chee <tien.fong.chee@intel.com>
Diffstat (limited to 'board/altera/arria10-socdk')
0 files changed, 0 insertions, 0 deletions