summaryrefslogtreecommitdiff
path: root/board/freescale/mx6qarm2/mx6qarm2.c
diff options
context:
space:
mode:
authorYe Li <ye.li@nxp.com>2019-05-15 09:56:51 +0000
committerStefano Babic <sbabic@denx.de>2019-07-19 20:14:50 +0200
commit72a9414bd41b12fb140315d03596a30ee0bf882d (patch)
tree5e1a55100a3fa76edc2db32dcae7776598938d9a /board/freescale/mx6qarm2/mx6qarm2.c
parent2528a666aea244b20abf7b387039b10b1d8c2d76 (diff)
mx7ulp: Fix APLL num and denom setting issue
For the current APLL setting, as we want the APLL PFD0 to meet DDR clock 320Mhz requirement. We set MULT to 20, NUM to 4 and DENOM to 2, to get final 22 multiplier. But according to the RM, the NUM should always be less than the DENOM. So our setting violates the rule. Actually the ROM has already set the MULT to 22 and leave NUM/DENOM in default value. The calculated APLL PFD0 clock is 318.9888Mhz, which also meet the DDR requirement. To fix the issue, we remove the PLL settings in DCD to use default value from ROM, and only set the PFD0 FRAC. Signed-off-by: Ye Li <ye.li@nxp.com> Signed-off-by: Peng Fan <peng.fan@nxp.com>
Diffstat (limited to 'board/freescale/mx6qarm2/mx6qarm2.c')
0 files changed, 0 insertions, 0 deletions