diff options
author | York Sun <yorksun@freescale.com> | 2014-12-02 11:18:09 -0800 |
---|---|---|
committer | York Sun <yorksun@freescale.com> | 2014-12-15 09:15:12 -0800 |
commit | 938bbb6013f051808c08204184e94d0cdcb6dbff (patch) | |
tree | 8102d1ed2cb0ef18f642c606d4ade71219c62f64 /configs/mx35pdk_defconfig | |
parent | 84d13c58104ea121a8d38a1d9c71e404d8666875 (diff) |
driver/ddr/fsl: Fix MRC_CYC calculation for DDR3
For DDR controller version 4.7 or newer, MRC_CYC (mode register set
cycle time) is max(tMRD, tMOD). tMRD is 4nCK, or 8nCK (RDIMM). tMOD
is max(12nCK, 15ns) according to JEDEC spec.
DDR4 is not affected by this change.
Signed-off-by: York Sun <yorksun@freescale.com>
Diffstat (limited to 'configs/mx35pdk_defconfig')
0 files changed, 0 insertions, 0 deletions