diff options
author | Chris Packham <judge.packham@gmail.com> | 2018-01-22 22:44:20 +1300 |
---|---|---|
committer | Jagan Teki <jagan@amarulasolutions.com> | 2018-01-24 12:04:08 +0530 |
commit | df16881cea50a787c37591bd2168c8ea656217bd (patch) | |
tree | 224a6147fba7fc48c08f87557262df29a4af37d7 /drivers/spi/cadence_qspi.c | |
parent | 36890ff0d00f6c44631a6453b355f8af1b5ddd53 (diff) |
spi: kirkwood_spi: implement workaround for FE-9144572
Erratum NO. FE-9144572: The device SPI interface supports frequencies of
up to 50 MHz. However, due to this erratum, when the device core clock
is 250 MHz and the SPI interfaces is configured for 50MHz SPI clock and
CPOL=CPHA=1 there might occur data corruption on reads from the SPI
device.
Implement the workaround by setting the TMISO_SAMPLE value to 0x2
in the timing1 register.
Signed-off-by: Chris Packham <judge.packham@gmail.com>
Reviewed-by: Stefan Roese <sr@denx.de>
Reviewed-by: Jagan Teki <jagan@openedev.com>
Diffstat (limited to 'drivers/spi/cadence_qspi.c')
0 files changed, 0 insertions, 0 deletions