summaryrefslogtreecommitdiff
path: root/arch/arm/include/asm/arch-octeontx2/csrs/csrs-nix.h
blob: 2908f25049d100677295e09a6db39f575a73758f (plain)
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
55
56
57
58
59
60
61
62
63
64
65
66
67
68
69
70
71
72
73
74
75
76
77
78
79
80
81
82
83
84
85
86
87
88
89
90
91
92
93
94
95
96
97
98
99
100
101
102
103
104
105
106
107
108
109
110
111
112
113
114
115
116
117
118
119
120
121
122
123
124
125
126
127
128
129
130
131
132
133
134
135
136
137
138
139
140
141
142
143
144
145
146
147
148
149
150
151
152
153
154
155
156
157
158
159
160
161
162
163
164
165
166
167
168
169
170
171
172
173
174
175
176
177
178
179
180
181
182
183
184
185
186
187
188
189
190
191
192
193
194
195
196
197
198
199
200
201
202
203
204
205
206
207
208
209
210
211
212
213
214
215
216
217
218
219
220
221
222
223
224
225
226
227
228
229
230
231
232
233
234
235
236
237
238
239
240
241
242
243
244
245
246
247
248
249
250
251
252
253
254
255
256
257
258
259
260
261
262
263
264
265
266
267
268
269
270
271
272
273
274
275
276
277
278
279
280
281
282
283
284
285
286
287
288
289
290
291
292
293
294
295
296
297
298
299
300
301
302
303
304
305
306
307
308
309
310
311
312
313
314
315
316
317
318
319
320
321
322
323
324
325
326
327
328
329
330
331
332
333
334
335
336
337
338
339
340
341
342
343
344
345
346
347
348
349
350
351
352
353
354
355
356
357
358
359
360
361
362
363
364
365
366
367
368
369
370
371
372
373
374
375
376
377
378
379
380
381
382
383
384
385
386
387
388
389
390
391
392
393
394
395
396
397
398
399
400
401
402
403
404
405
406
407
408
409
410
411
412
413
414
415
416
417
418
419
420
421
422
423
424
425
426
427
428
429
430
431
432
433
434
435
436
437
438
439
440
441
442
443
444
445
446
447
448
449
450
451
452
453
454
455
456
457
458
459
460
461
462
463
464
465
466
467
468
469
470
471
472
473
474
475
476
477
478
479
480
481
482
483
484
485
486
487
488
489
490
491
492
493
494
495
496
497
498
499
500
501
502
503
504
505
506
507
508
509
510
511
512
513
514
515
516
517
518
519
520
521
522
523
524
525
526
527
528
529
530
531
532
533
534
535
536
537
538
539
540
541
542
543
544
545
546
547
548
549
550
551
552
553
554
555
556
557
558
559
560
561
562
563
564
565
566
567
568
569
570
571
572
573
574
575
576
577
578
579
580
581
582
583
584
585
586
587
588
589
590
591
592
593
594
595
596
597
598
599
600
601
602
603
604
605
606
607
608
609
610
611
612
613
614
615
616
617
618
619
620
621
622
623
624
625
626
627
628
629
630
631
632
633
634
635
636
637
638
639
640
641
642
643
644
645
646
647
648
649
650
651
652
653
654
655
656
657
658
659
660
661
662
663
664
665
666
667
668
669
670
671
672
673
674
675
676
677
678
679
680
681
682
683
684
685
686
687
688
689
690
691
692
693
694
695
696
697
698
699
700
701
702
703
704
705
706
707
708
709
710
711
712
713
714
715
716
717
718
719
720
721
722
723
724
725
726
727
728
729
730
731
732
733
734
735
736
737
738
739
740
741
742
743
744
745
746
747
748
749
750
751
752
753
754
755
756
757
758
759
760
761
762
763
764
765
766
767
768
769
770
771
772
773
774
775
776
777
778
779
780
781
782
783
784
785
786
787
788
789
790
791
792
793
794
795
796
797
798
799
800
801
802
803
804
805
806
807
808
809
810
811
812
813
814
815
816
817
818
819
820
821
822
823
824
825
826
827
828
829
830
831
832
833
834
835
836
837
838
839
840
841
842
843
844
845
846
847
848
849
850
851
852
853
854
855
856
857
858
859
860
861
862
863
864
865
866
867
868
869
870
871
872
873
874
875
876
877
878
879
880
881
882
883
884
885
886
887
888
889
890
891
892
893
894
895
896
897
898
899
900
901
902
903
904
905
906
907
908
909
910
911
912
913
914
915
916
917
918
919
920
921
922
923
924
925
926
927
928
929
930
931
932
933
934
935
936
937
938
939
940
941
942
943
944
945
946
947
948
949
950
951
952
953
954
955
956
957
958
959
960
961
962
963
964
965
966
967
968
969
970
971
972
973
974
975
976
977
978
979
980
981
982
983
984
985
986
987
988
989
990
991
992
993
994
995
996
997
998
999
1000
1001
1002
1003
1004
1005
1006
1007
1008
1009
1010
1011
1012
1013
1014
1015
1016
1017
1018
1019
1020
1021
1022
1023
1024
1025
1026
1027
1028
1029
1030
1031
1032
1033
1034
1035
1036
1037
1038
1039
1040
1041
1042
1043
1044
1045
1046
1047
1048
1049
1050
1051
1052
1053
1054
1055
1056
1057
1058
1059
1060
1061
1062
1063
1064
1065
1066
1067
1068
1069
1070
1071
1072
1073
1074
1075
1076
1077
1078
1079
1080
1081
1082
1083
1084
1085
1086
1087
1088
1089
1090
1091
1092
1093
1094
1095
1096
1097
1098
1099
1100
1101
1102
1103
1104
1105
1106
1107
1108
1109
1110
1111
1112
1113
1114
1115
1116
1117
1118
1119
1120
1121
1122
1123
1124
1125
1126
1127
1128
1129
1130
1131
1132
1133
1134
1135
1136
1137
1138
1139
1140
1141
1142
1143
1144
1145
1146
1147
1148
1149
1150
1151
1152
1153
1154
1155
1156
1157
1158
1159
1160
1161
1162
1163
1164
1165
1166
1167
1168
1169
1170
1171
1172
1173
1174
1175
1176
1177
1178
1179
1180
1181
1182
1183
1184
1185
1186
1187
1188
1189
1190
1191
1192
1193
1194
1195
1196
1197
1198
1199
1200
1201
1202
1203
1204
1205
1206
1207
1208
1209
1210
1211
1212
1213
1214
1215
1216
1217
1218
1219
1220
1221
1222
1223
1224
1225
1226
1227
1228
1229
1230
1231
1232
1233
1234
1235
1236
1237
1238
1239
1240
1241
1242
1243
1244
1245
1246
1247
1248
1249
1250
1251
1252
1253
1254
1255
1256
1257
1258
1259
1260
1261
1262
1263
1264
1265
1266
1267
1268
1269
1270
1271
1272
1273
1274
1275
1276
1277
1278
1279
1280
1281
1282
1283
1284
1285
1286
1287
1288
1289
1290
1291
1292
1293
1294
1295
1296
1297
1298
1299
1300
1301
1302
1303
1304
1305
1306
1307
1308
1309
1310
1311
1312
1313
1314
1315
1316
1317
1318
1319
1320
1321
1322
1323
1324
1325
1326
1327
1328
1329
1330
1331
1332
1333
1334
1335
1336
1337
1338
1339
1340
1341
1342
1343
1344
1345
1346
1347
1348
1349
1350
1351
1352
1353
1354
1355
1356
1357
1358
1359
1360
1361
1362
1363
1364
1365
1366
1367
1368
1369
1370
1371
1372
1373
1374
1375
1376
1377
1378
1379
1380
1381
1382
1383
1384
1385
1386
1387
1388
1389
1390
1391
1392
1393
1394
1395
1396
1397
1398
1399
1400
1401
1402
1403
1404
1405
1406
1407
1408
1409
1410
1411
1412
1413
1414
1415
1416
1417
1418
1419
1420
1421
1422
1423
1424
1425
1426
1427
1428
1429
1430
1431
1432
1433
1434
1435
1436
1437
1438
1439
1440
1441
1442
1443
1444
1445
1446
1447
1448
1449
1450
1451
1452
1453
1454
1455
1456
1457
1458
1459
1460
1461
1462
1463
1464
1465
1466
1467
1468
1469
1470
1471
1472
1473
1474
1475
1476
1477
1478
1479
1480
1481
1482
1483
1484
1485
1486
1487
1488
1489
1490
1491
1492
1493
1494
1495
1496
1497
1498
1499
1500
1501
1502
1503
1504
1505
1506
1507
1508
1509
1510
1511
1512
1513
1514
1515
1516
1517
1518
1519
1520
1521
1522
1523
1524
1525
1526
1527
1528
1529
1530
1531
1532
1533
1534
1535
1536
1537
1538
1539
1540
1541
1542
1543
1544
1545
1546
1547
1548
1549
1550
1551
1552
1553
1554
1555
1556
1557
1558
1559
1560
1561
1562
1563
1564
1565
1566
1567
1568
1569
1570
1571
1572
1573
1574
1575
1576
1577
1578
1579
1580
1581
1582
1583
1584
1585
1586
1587
1588
1589
1590
1591
1592
1593
1594
1595
1596
1597
1598
1599
1600
1601
1602
1603
1604
1605
1606
1607
1608
1609
1610
1611
1612
1613
1614
1615
1616
1617
1618
1619
1620
1621
1622
1623
1624
1625
1626
1627
1628
1629
1630
1631
1632
1633
1634
1635
1636
1637
1638
1639
1640
1641
1642
1643
1644
1645
1646
1647
1648
1649
1650
1651
1652
1653
1654
1655
1656
1657
1658
1659
1660
1661
1662
1663
1664
1665
1666
1667
1668
1669
1670
1671
1672
1673
1674
1675
1676
1677
1678
1679
1680
1681
1682
1683
1684
1685
1686
1687
1688
1689
1690
1691
1692
1693
1694
1695
1696
1697
1698
1699
1700
1701
1702
1703
1704
1705
1706
1707
1708
1709
1710
1711
1712
1713
1714
1715
1716
1717
1718
1719
1720
1721
1722
1723
1724
1725
1726
1727
1728
1729
1730
1731
1732
1733
1734
1735
1736
1737
1738
1739
1740
1741
1742
1743
1744
1745
1746
1747
1748
1749
1750
1751
1752
1753
1754
1755
1756
1757
1758
1759
1760
1761
1762
1763
1764
1765
1766
1767
1768
1769
1770
1771
1772
1773
1774
1775
1776
1777
1778
1779
1780
1781
1782
1783
1784
1785
1786
1787
1788
1789
1790
1791
1792
1793
1794
1795
1796
1797
1798
1799
1800
1801
1802
1803
1804
1805
1806
1807
1808
1809
1810
1811
1812
1813
1814
1815
1816
1817
1818
1819
1820
1821
1822
1823
1824
1825
1826
1827
1828
1829
1830
1831
1832
1833
1834
1835
1836
1837
1838
1839
1840
1841
1842
1843
1844
1845
1846
1847
1848
1849
1850
1851
1852
1853
1854
1855
1856
1857
1858
1859
1860
1861
1862
1863
1864
1865
1866
1867
1868
1869
1870
1871
1872
1873
1874
1875
1876
1877
1878
1879
1880
1881
1882
1883
1884
1885
1886
1887
1888
1889
1890
1891
1892
1893
1894
1895
1896
1897
1898
1899
1900
1901
1902
1903
1904
1905
1906
1907
1908
1909
1910
1911
1912
1913
1914
1915
1916
1917
1918
1919
1920
1921
1922
1923
1924
1925
1926
1927
1928
1929
1930
1931
1932
1933
1934
1935
1936
1937
1938
1939
1940
1941
1942
1943
1944
1945
1946
1947
1948
1949
1950
1951
1952
1953
1954
1955
1956
1957
1958
1959
1960
1961
1962
1963
1964
1965
1966
1967
1968
1969
1970
1971
1972
1973
1974
1975
1976
1977
1978
1979
1980
1981
1982
1983
1984
1985
1986
1987
1988
1989
1990
1991
1992
1993
1994
1995
1996
1997
1998
1999
2000
2001
2002
2003
2004
2005
2006
2007
2008
2009
2010
2011
2012
2013
2014
2015
2016
2017
2018
2019
2020
2021
2022
2023
2024
2025
2026
2027
2028
2029
2030
2031
2032
2033
2034
2035
2036
2037
2038
2039
2040
2041
2042
2043
2044
2045
2046
2047
2048
2049
2050
2051
2052
2053
2054
2055
2056
2057
2058
2059
2060
2061
2062
2063
2064
2065
2066
2067
2068
2069
2070
2071
2072
2073
2074
2075
2076
2077
2078
2079
2080
2081
2082
2083
2084
2085
2086
2087
2088
2089
2090
2091
2092
2093
2094
2095
2096
2097
2098
2099
2100
2101
2102
2103
2104
2105
2106
2107
2108
2109
2110
2111
2112
2113
2114
2115
2116
2117
2118
2119
2120
2121
2122
2123
2124
2125
2126
2127
2128
2129
2130
2131
2132
2133
2134
2135
2136
2137
2138
2139
2140
2141
2142
2143
2144
2145
2146
2147
2148
2149
2150
2151
2152
2153
2154
2155
2156
2157
2158
2159
2160
2161
2162
2163
2164
2165
2166
2167
2168
2169
2170
2171
2172
2173
2174
2175
2176
2177
2178
2179
2180
2181
2182
2183
2184
2185
2186
2187
2188
2189
2190
2191
2192
2193
2194
2195
2196
2197
2198
2199
2200
2201
2202
2203
2204
2205
2206
2207
2208
2209
2210
2211
2212
2213
2214
2215
2216
2217
2218
2219
2220
2221
2222
2223
2224
2225
2226
2227
2228
2229
2230
2231
2232
2233
2234
2235
2236
2237
2238
2239
2240
2241
2242
2243
2244
2245
2246
2247
2248
2249
2250
2251
2252
2253
2254
2255
2256
2257
2258
2259
2260
2261
2262
2263
2264
2265
2266
2267
2268
2269
2270
2271
2272
2273
2274
2275
2276
2277
2278
2279
2280
2281
2282
2283
2284
2285
2286
2287
2288
2289
2290
2291
2292
2293
2294
2295
2296
2297
2298
2299
2300
2301
2302
2303
2304
2305
2306
2307
2308
2309
2310
2311
2312
2313
2314
2315
2316
2317
2318
2319
2320
2321
2322
2323
2324
2325
2326
2327
2328
2329
2330
2331
2332
2333
2334
2335
2336
2337
2338
2339
2340
2341
2342
2343
2344
2345
2346
2347
2348
2349
2350
2351
2352
2353
2354
2355
2356
2357
2358
2359
2360
2361
2362
2363
2364
2365
2366
2367
2368
2369
2370
2371
2372
2373
2374
2375
2376
2377
2378
2379
2380
2381
2382
2383
2384
2385
2386
2387
2388
2389
2390
2391
2392
2393
2394
2395
2396
2397
2398
2399
2400
2401
2402
2403
2404
2405
2406
2407
2408
2409
2410
2411
2412
2413
2414
2415
2416
2417
2418
2419
2420
2421
2422
2423
2424
2425
2426
2427
2428
2429
2430
2431
2432
2433
2434
2435
2436
2437
2438
2439
2440
2441
2442
2443
2444
2445
2446
2447
2448
2449
2450
2451
2452
2453
2454
2455
2456
2457
2458
2459
2460
2461
2462
2463
2464
2465
2466
2467
2468
2469
2470
2471
2472
2473
2474
2475
2476
2477
2478
2479
2480
2481
2482
2483
2484
2485
2486
2487
2488
2489
2490
2491
2492
2493
2494
2495
2496
2497
2498
2499
2500
2501
2502
2503
2504
2505
2506
2507
2508
2509
2510
2511
2512
2513
2514
2515
2516
2517
2518
2519
2520
2521
2522
2523
2524
2525
2526
2527
2528
2529
2530
2531
2532
2533
2534
2535
2536
2537
2538
2539
2540
2541
2542
2543
2544
2545
2546
2547
2548
2549
2550
2551
2552
2553
2554
2555
2556
2557
2558
2559
2560
2561
2562
2563
2564
2565
2566
2567
2568
2569
2570
2571
2572
2573
2574
2575
2576
2577
2578
2579
2580
2581
2582
2583
2584
2585
2586
2587
2588
2589
2590
2591
2592
2593
2594
2595
2596
2597
2598
2599
2600
2601
2602
2603
2604
2605
2606
2607
2608
2609
2610
2611
2612
2613
2614
2615
2616
2617
2618
2619
2620
2621
2622
2623
2624
2625
2626
2627
2628
2629
2630
2631
2632
2633
2634
2635
2636
2637
2638
2639
2640
2641
2642
2643
2644
2645
2646
2647
2648
2649
2650
2651
2652
2653
2654
2655
2656
2657
2658
2659
2660
2661
2662
2663
2664
2665
2666
2667
2668
2669
2670
2671
2672
2673
2674
2675
2676
2677
2678
2679
2680
2681
2682
2683
2684
2685
2686
2687
2688
2689
2690
2691
2692
2693
2694
2695
2696
2697
2698
2699
2700
2701
2702
2703
2704
2705
2706
2707
2708
2709
2710
2711
2712
2713
2714
2715
2716
2717
2718
2719
2720
2721
2722
2723
2724
2725
2726
2727
2728
2729
2730
2731
2732
2733
2734
2735
2736
2737
2738
2739
2740
2741
2742
2743
2744
2745
2746
2747
2748
2749
2750
2751
2752
2753
2754
2755
2756
2757
2758
2759
2760
2761
2762
2763
2764
2765
2766
2767
2768
2769
2770
2771
2772
2773
2774
2775
2776
2777
2778
2779
2780
2781
2782
2783
2784
2785
2786
2787
2788
2789
2790
2791
2792
2793
2794
2795
2796
2797
2798
2799
2800
2801
2802
2803
2804
2805
2806
2807
2808
2809
2810
2811
2812
2813
2814
2815
2816
2817
2818
2819
2820
2821
2822
2823
2824
2825
2826
2827
2828
2829
2830
2831
2832
2833
2834
2835
2836
2837
2838
2839
2840
2841
2842
2843
2844
2845
2846
2847
2848
2849
2850
2851
2852
2853
2854
2855
2856
2857
2858
2859
2860
2861
2862
2863
2864
2865
2866
2867
2868
2869
2870
2871
2872
2873
2874
2875
2876
2877
2878
2879
2880
2881
2882
2883
2884
2885
2886
2887
2888
2889
2890
2891
2892
2893
2894
2895
2896
2897
2898
2899
2900
2901
2902
2903
2904
2905
2906
2907
2908
2909
2910
2911
2912
2913
2914
2915
2916
2917
2918
2919
2920
2921
2922
2923
2924
2925
2926
2927
2928
2929
2930
2931
2932
2933
2934
2935
2936
2937
2938
2939
2940
2941
2942
2943
2944
2945
2946
2947
2948
2949
2950
2951
2952
2953
2954
2955
2956
2957
2958
2959
2960
2961
2962
2963
2964
2965
2966
2967
2968
2969
2970
2971
2972
2973
2974
2975
2976
2977
2978
2979
2980
2981
2982
2983
2984
2985
2986
2987
2988
2989
2990
2991
2992
2993
2994
2995
2996
2997
2998
2999
3000
3001
3002
3003
3004
3005
3006
3007
3008
3009
3010
3011
3012
3013
3014
3015
3016
3017
3018
3019
3020
3021
3022
3023
3024
3025
3026
3027
3028
3029
3030
3031
3032
3033
3034
3035
3036
3037
3038
3039
3040
3041
3042
3043
3044
3045
3046
3047
3048
3049
3050
3051
3052
3053
3054
3055
3056
3057
3058
3059
3060
3061
3062
3063
3064
3065
3066
3067
3068
3069
3070
3071
3072
3073
3074
3075
3076
3077
3078
3079
3080
3081
3082
3083
3084
3085
3086
3087
3088
3089
3090
3091
3092
3093
3094
3095
3096
3097
3098
3099
3100
3101
3102
3103
3104
3105
3106
3107
3108
3109
3110
3111
3112
3113
3114
3115
3116
3117
3118
3119
3120
3121
3122
3123
3124
3125
3126
3127
3128
3129
3130
3131
3132
3133
3134
3135
3136
3137
3138
3139
3140
3141
3142
3143
3144
3145
3146
3147
3148
3149
3150
3151
3152
3153
3154
3155
3156
3157
3158
3159
3160
3161
3162
3163
3164
3165
3166
3167
3168
3169
3170
3171
3172
3173
3174
3175
3176
3177
3178
3179
3180
3181
3182
3183
3184
3185
3186
3187
3188
3189
3190
3191
3192
3193
3194
3195
3196
3197
3198
3199
3200
3201
3202
3203
3204
3205
3206
3207
3208
3209
3210
3211
3212
3213
3214
3215
3216
3217
3218
3219
3220
3221
3222
3223
3224
3225
3226
3227
3228
3229
3230
3231
3232
3233
3234
3235
3236
3237
3238
3239
3240
3241
3242
3243
3244
3245
3246
3247
3248
3249
3250
3251
3252
3253
3254
3255
3256
3257
3258
3259
3260
3261
3262
3263
3264
3265
3266
3267
3268
3269
3270
3271
3272
3273
3274
3275
3276
3277
3278
3279
3280
3281
3282
3283
3284
3285
3286
3287
3288
3289
3290
3291
3292
3293
3294
3295
3296
3297
3298
3299
3300
3301
3302
3303
3304
3305
3306
3307
3308
3309
3310
3311
3312
3313
3314
3315
3316
3317
3318
3319
3320
3321
3322
3323
3324
3325
3326
3327
3328
3329
3330
3331
3332
3333
3334
3335
3336
3337
3338
3339
3340
3341
3342
3343
3344
3345
3346
3347
3348
3349
3350
3351
3352
3353
3354
3355
3356
3357
3358
3359
3360
3361
3362
3363
3364
3365
3366
3367
3368
3369
3370
3371
3372
3373
3374
3375
3376
3377
3378
3379
3380
3381
3382
3383
3384
3385
3386
3387
3388
3389
3390
3391
3392
3393
3394
3395
3396
3397
3398
3399
3400
3401
3402
3403
3404
3405
3406
3407
3408
3409
3410
3411
3412
3413
3414
3415
3416
3417
3418
3419
3420
3421
3422
3423
3424
3425
3426
3427
3428
3429
3430
3431
3432
3433
3434
3435
3436
3437
3438
3439
3440
3441
3442
3443
3444
3445
3446
3447
3448
3449
3450
3451
3452
3453
3454
3455
3456
3457
3458
3459
3460
3461
3462
3463
3464
3465
3466
3467
3468
3469
3470
3471
3472
3473
3474
3475
3476
3477
3478
3479
3480
3481
3482
3483
3484
3485
3486
3487
3488
3489
3490
3491
3492
3493
3494
3495
3496
3497
3498
3499
3500
3501
3502
3503
3504
3505
3506
3507
3508
3509
3510
3511
3512
3513
3514
3515
3516
3517
3518
3519
3520
3521
3522
3523
3524
3525
3526
3527
3528
3529
3530
3531
3532
3533
3534
3535
3536
3537
3538
3539
3540
3541
3542
3543
3544
3545
3546
3547
3548
3549
3550
3551
3552
3553
3554
3555
3556
3557
3558
3559
3560
3561
3562
3563
3564
3565
3566
3567
3568
3569
3570
3571
3572
3573
3574
3575
3576
3577
3578
3579
3580
3581
3582
3583
3584
3585
3586
3587
3588
3589
3590
3591
3592
3593
3594
3595
3596
3597
3598
3599
3600
3601
3602
3603
3604
3605
3606
3607
3608
3609
3610
3611
3612
3613
3614
3615
3616
3617
3618
3619
3620
3621
3622
3623
3624
3625
3626
3627
3628
3629
3630
3631
3632
3633
3634
3635
3636
3637
3638
3639
3640
3641
3642
3643
3644
3645
3646
3647
3648
3649
3650
3651
3652
3653
3654
3655
3656
3657
3658
3659
3660
3661
3662
3663
3664
3665
3666
3667
3668
3669
3670
3671
3672
3673
3674
3675
3676
3677
3678
3679
3680
3681
3682
3683
3684
3685
3686
3687
3688
3689
3690
3691
3692
3693
3694
3695
3696
3697
3698
3699
3700
3701
3702
3703
3704
3705
3706
3707
3708
3709
3710
3711
3712
3713
3714
3715
3716
3717
3718
3719
3720
3721
3722
3723
3724
3725
3726
3727
3728
3729
3730
3731
3732
3733
3734
3735
3736
3737
3738
3739
3740
3741
3742
3743
3744
3745
3746
3747
3748
3749
3750
3751
3752
3753
3754
3755
3756
3757
3758
3759
3760
3761
3762
3763
3764
3765
3766
3767
3768
3769
3770
3771
3772
3773
3774
3775
3776
3777
3778
3779
3780
3781
3782
3783
3784
3785
3786
3787
3788
3789
3790
3791
3792
3793
3794
3795
3796
3797
3798
3799
3800
3801
3802
3803
3804
3805
3806
3807
3808
3809
3810
3811
3812
3813
3814
3815
3816
3817
3818
3819
3820
3821
3822
3823
3824
3825
3826
3827
3828
3829
3830
3831
3832
3833
3834
3835
3836
3837
3838
3839
3840
3841
3842
3843
3844
3845
3846
3847
3848
3849
3850
3851
3852
3853
3854
3855
3856
3857
3858
3859
3860
3861
3862
3863
3864
3865
3866
3867
3868
3869
3870
3871
3872
3873
3874
3875
3876
3877
3878
3879
3880
3881
3882
3883
3884
3885
3886
3887
3888
3889
3890
3891
3892
3893
3894
3895
3896
3897
3898
3899
3900
3901
3902
3903
3904
3905
3906
3907
3908
3909
3910
3911
3912
3913
3914
3915
3916
3917
3918
3919
3920
3921
3922
3923
3924
3925
3926
3927
3928
3929
3930
3931
3932
3933
3934
3935
3936
3937
3938
3939
3940
3941
3942
3943
3944
3945
3946
3947
3948
3949
3950
3951
3952
3953
3954
3955
3956
3957
3958
3959
3960
3961
3962
3963
3964
3965
3966
3967
3968
3969
3970
3971
3972
3973
3974
3975
3976
3977
3978
3979
3980
3981
3982
3983
3984
3985
3986
3987
3988
3989
3990
3991
3992
3993
3994
3995
3996
3997
3998
3999
4000
4001
4002
4003
4004
4005
4006
4007
4008
4009
4010
4011
4012
4013
4014
4015
4016
4017
4018
4019
4020
4021
4022
4023
4024
4025
4026
4027
4028
4029
4030
4031
4032
4033
4034
4035
4036
4037
4038
4039
4040
4041
4042
4043
4044
4045
4046
4047
4048
4049
4050
4051
4052
4053
4054
4055
4056
4057
4058
4059
4060
4061
4062
4063
4064
4065
4066
4067
4068
4069
4070
4071
4072
4073
4074
4075
4076
4077
4078
4079
4080
4081
4082
4083
4084
4085
4086
4087
4088
4089
4090
4091
4092
4093
4094
4095
4096
4097
4098
4099
4100
4101
4102
4103
4104
4105
4106
4107
4108
4109
4110
4111
4112
4113
4114
4115
4116
4117
4118
4119
4120
4121
4122
4123
4124
4125
4126
4127
4128
4129
4130
4131
4132
4133
4134
4135
4136
4137
4138
4139
4140
4141
4142
4143
4144
4145
4146
4147
4148
4149
4150
4151
4152
4153
4154
4155
4156
4157
4158
4159
4160
4161
4162
4163
4164
4165
4166
4167
4168
4169
4170
4171
4172
4173
4174
4175
4176
4177
4178
4179
4180
4181
4182
4183
4184
4185
4186
4187
4188
4189
4190
4191
4192
4193
4194
4195
4196
4197
4198
4199
4200
4201
4202
4203
4204
4205
4206
4207
4208
4209
4210
4211
4212
4213
4214
4215
4216
4217
4218
4219
4220
4221
4222
4223
4224
4225
4226
4227
4228
4229
4230
4231
4232
4233
4234
4235
4236
4237
4238
4239
4240
4241
4242
4243
4244
4245
4246
4247
4248
4249
4250
4251
4252
4253
4254
4255
4256
4257
4258
4259
4260
4261
4262
4263
4264
4265
4266
4267
4268
4269
4270
4271
4272
4273
4274
4275
4276
4277
4278
4279
4280
4281
4282
4283
4284
4285
4286
4287
4288
4289
4290
4291
4292
4293
4294
4295
4296
4297
4298
4299
4300
4301
4302
4303
4304
4305
4306
4307
4308
4309
4310
4311
4312
4313
4314
4315
4316
4317
4318
4319
4320
4321
4322
4323
4324
4325
4326
4327
4328
4329
4330
4331
4332
4333
4334
4335
4336
4337
4338
4339
4340
4341
4342
4343
4344
4345
4346
4347
4348
4349
4350
4351
4352
4353
4354
4355
4356
4357
4358
4359
4360
4361
4362
4363
4364
4365
4366
4367
4368
4369
4370
4371
4372
4373
4374
4375
4376
4377
4378
4379
4380
4381
4382
4383
4384
4385
4386
4387
4388
4389
4390
4391
4392
4393
4394
4395
4396
4397
4398
4399
4400
4401
4402
4403
4404
4405
4406
4407
4408
4409
4410
4411
4412
4413
4414
4415
4416
4417
4418
4419
4420
4421
4422
4423
4424
4425
4426
4427
4428
4429
4430
4431
4432
4433
4434
4435
4436
4437
4438
4439
4440
4441
4442
4443
4444
4445
4446
4447
4448
4449
4450
4451
4452
4453
4454
4455
4456
4457
4458
4459
4460
4461
4462
4463
4464
4465
4466
4467
4468
4469
4470
4471
4472
4473
4474
4475
4476
4477
4478
4479
4480
4481
4482
4483
4484
4485
4486
4487
4488
4489
4490
4491
4492
4493
4494
4495
4496
4497
4498
4499
4500
4501
4502
4503
4504
4505
4506
4507
4508
4509
4510
4511
4512
4513
4514
4515
4516
4517
4518
4519
4520
4521
4522
4523
4524
4525
4526
4527
4528
4529
4530
4531
4532
4533
4534
4535
4536
4537
4538
4539
4540
4541
4542
4543
4544
4545
4546
4547
4548
4549
4550
4551
4552
4553
4554
4555
4556
4557
4558
4559
4560
4561
4562
4563
4564
4565
4566
4567
4568
4569
4570
4571
4572
4573
4574
4575
4576
4577
4578
4579
4580
4581
4582
4583
4584
4585
4586
4587
4588
4589
4590
4591
4592
4593
4594
4595
4596
4597
4598
4599
4600
4601
4602
4603
4604
4605
4606
4607
4608
4609
4610
4611
4612
4613
4614
4615
4616
4617
4618
4619
4620
4621
4622
4623
4624
4625
4626
4627
4628
4629
4630
4631
4632
4633
4634
4635
4636
4637
4638
4639
4640
4641
4642
4643
4644
4645
4646
4647
4648
4649
4650
4651
4652
4653
4654
4655
4656
4657
4658
4659
4660
4661
4662
4663
4664
4665
4666
4667
4668
4669
4670
4671
4672
4673
4674
4675
4676
4677
4678
4679
4680
4681
4682
4683
4684
4685
4686
4687
4688
4689
4690
4691
4692
4693
4694
4695
4696
4697
4698
4699
4700
4701
4702
4703
4704
4705
4706
4707
4708
4709
4710
4711
4712
4713
4714
4715
4716
4717
4718
4719
4720
4721
4722
4723
4724
4725
4726
4727
4728
4729
4730
4731
4732
4733
4734
4735
4736
4737
4738
4739
4740
4741
4742
4743
4744
4745
4746
4747
4748
4749
4750
4751
4752
4753
4754
4755
4756
4757
4758
4759
4760
4761
4762
4763
4764
4765
4766
4767
4768
4769
4770
4771
4772
4773
4774
4775
4776
4777
4778
4779
4780
4781
4782
4783
4784
4785
4786
4787
4788
4789
4790
4791
4792
4793
4794
4795
4796
4797
4798
4799
4800
4801
4802
4803
4804
4805
4806
4807
4808
4809
4810
4811
4812
4813
4814
4815
4816
4817
4818
4819
4820
4821
4822
4823
4824
4825
4826
4827
4828
4829
4830
4831
4832
4833
4834
4835
4836
4837
4838
4839
4840
4841
4842
4843
4844
4845
4846
4847
4848
4849
4850
4851
4852
4853
4854
4855
4856
4857
4858
4859
4860
4861
4862
4863
4864
4865
4866
4867
4868
4869
4870
4871
4872
4873
4874
4875
4876
4877
4878
4879
4880
4881
4882
4883
4884
4885
4886
4887
4888
4889
4890
4891
4892
4893
4894
4895
4896
4897
4898
4899
4900
4901
4902
4903
4904
4905
4906
4907
4908
4909
4910
4911
4912
4913
4914
4915
4916
4917
4918
4919
4920
4921
4922
4923
4924
4925
4926
4927
4928
4929
4930
4931
4932
4933
4934
4935
4936
4937
4938
4939
4940
4941
4942
4943
4944
4945
4946
4947
4948
4949
4950
4951
4952
4953
4954
4955
4956
4957
4958
4959
4960
4961
4962
4963
4964
4965
4966
4967
4968
4969
4970
4971
4972
4973
4974
4975
4976
4977
4978
4979
4980
4981
4982
4983
4984
4985
4986
4987
4988
4989
4990
4991
4992
4993
4994
4995
4996
4997
4998
4999
5000
5001
5002
5003
5004
5005
5006
5007
5008
5009
5010
5011
5012
5013
5014
5015
5016
5017
5018
5019
5020
5021
5022
5023
5024
5025
5026
5027
5028
5029
5030
5031
5032
5033
5034
5035
5036
5037
5038
5039
5040
5041
5042
5043
5044
5045
5046
5047
5048
5049
5050
5051
5052
5053
5054
5055
5056
5057
5058
5059
5060
5061
5062
5063
5064
5065
5066
5067
5068
5069
5070
5071
5072
5073
5074
5075
5076
5077
5078
5079
5080
5081
5082
5083
5084
5085
5086
5087
5088
5089
5090
5091
5092
5093
5094
5095
5096
5097
5098
5099
5100
5101
5102
5103
5104
5105
5106
5107
5108
5109
5110
5111
5112
5113
5114
5115
5116
5117
5118
5119
5120
5121
5122
5123
5124
5125
5126
5127
5128
5129
5130
5131
5132
5133
5134
5135
5136
5137
5138
5139
5140
5141
5142
5143
5144
5145
5146
5147
5148
5149
5150
5151
5152
5153
5154
5155
5156
5157
5158
5159
5160
5161
5162
5163
5164
5165
5166
5167
5168
5169
5170
5171
5172
5173
5174
5175
5176
5177
5178
5179
5180
5181
5182
5183
5184
5185
5186
5187
5188
5189
5190
5191
5192
5193
5194
5195
5196
5197
5198
5199
5200
5201
5202
5203
5204
5205
5206
5207
5208
5209
5210
5211
5212
5213
5214
5215
5216
5217
5218
5219
5220
5221
5222
5223
5224
5225
5226
5227
5228
5229
5230
5231
5232
5233
5234
5235
5236
5237
5238
5239
5240
5241
5242
5243
5244
5245
5246
5247
5248
5249
5250
5251
5252
5253
5254
5255
5256
5257
5258
5259
5260
5261
5262
5263
5264
5265
5266
5267
5268
5269
5270
5271
5272
5273
5274
5275
5276
5277
5278
5279
5280
5281
5282
5283
5284
5285
5286
5287
5288
5289
5290
5291
5292
5293
5294
5295
5296
5297
5298
5299
5300
5301
5302
5303
5304
5305
5306
5307
5308
5309
5310
5311
5312
5313
5314
5315
5316
5317
5318
5319
5320
5321
5322
5323
5324
5325
5326
5327
5328
5329
5330
5331
5332
5333
5334
5335
5336
5337
5338
5339
5340
5341
5342
5343
5344
5345
5346
5347
5348
5349
5350
5351
5352
5353
5354
5355
5356
5357
5358
5359
5360
5361
5362
5363
5364
5365
5366
5367
5368
5369
5370
5371
5372
5373
5374
5375
5376
5377
5378
5379
5380
5381
5382
5383
5384
5385
5386
5387
5388
5389
5390
5391
5392
5393
5394
5395
5396
5397
5398
5399
5400
5401
5402
5403
5404
5405
5406
5407
5408
5409
5410
5411
5412
5413
5414
5415
5416
5417
5418
5419
5420
5421
5422
5423
5424
5425
5426
5427
5428
5429
5430
5431
5432
5433
5434
5435
5436
5437
5438
5439
5440
5441
5442
5443
5444
5445
5446
5447
5448
5449
5450
5451
5452
5453
5454
5455
5456
5457
5458
5459
5460
5461
5462
5463
5464
5465
5466
5467
5468
5469
5470
5471
5472
5473
5474
5475
5476
5477
5478
5479
5480
5481
5482
5483
5484
5485
5486
5487
5488
5489
5490
5491
5492
5493
5494
5495
5496
5497
5498
5499
5500
5501
5502
5503
5504
5505
5506
5507
5508
5509
5510
5511
5512
5513
5514
5515
5516
5517
5518
5519
5520
5521
5522
5523
5524
5525
5526
5527
5528
5529
5530
5531
5532
5533
5534
5535
5536
5537
5538
5539
5540
5541
5542
5543
5544
5545
5546
5547
5548
5549
5550
5551
5552
5553
5554
5555
5556
5557
5558
5559
5560
5561
5562
5563
5564
5565
5566
5567
5568
5569
5570
5571
5572
5573
5574
5575
5576
5577
5578
5579
5580
5581
5582
5583
5584
5585
5586
5587
5588
5589
5590
5591
5592
5593
5594
5595
5596
5597
5598
5599
5600
5601
5602
5603
5604
5605
5606
5607
5608
5609
5610
5611
5612
5613
5614
5615
5616
5617
5618
5619
5620
5621
5622
5623
5624
5625
5626
5627
5628
5629
5630
5631
5632
5633
5634
5635
5636
5637
5638
5639
5640
5641
5642
5643
5644
5645
5646
5647
5648
5649
5650
5651
5652
5653
5654
5655
5656
5657
5658
5659
5660
5661
5662
5663
5664
5665
5666
5667
5668
5669
5670
5671
5672
5673
5674
5675
5676
5677
5678
5679
5680
5681
5682
5683
5684
5685
5686
5687
5688
5689
5690
5691
5692
5693
5694
5695
5696
5697
5698
5699
5700
5701
5702
5703
5704
5705
5706
5707
5708
5709
5710
5711
5712
5713
5714
5715
5716
5717
5718
5719
5720
5721
5722
5723
5724
5725
5726
5727
5728
5729
5730
5731
5732
5733
5734
5735
5736
5737
5738
5739
5740
5741
5742
5743
5744
5745
5746
5747
5748
5749
5750
5751
5752
5753
5754
5755
5756
5757
5758
5759
5760
5761
5762
5763
5764
5765
5766
5767
5768
5769
5770
5771
5772
5773
5774
5775
5776
5777
5778
5779
5780
5781
5782
5783
5784
5785
5786
5787
5788
5789
5790
5791
5792
5793
5794
5795
5796
5797
5798
5799
5800
5801
5802
5803
5804
5805
5806
5807
5808
5809
5810
5811
5812
5813
5814
5815
5816
5817
5818
5819
5820
5821
5822
5823
5824
5825
5826
5827
5828
5829
5830
5831
5832
5833
5834
5835
5836
5837
5838
5839
5840
5841
5842
5843
5844
5845
5846
5847
5848
5849
5850
5851
5852
5853
5854
5855
5856
5857
5858
5859
5860
5861
5862
5863
5864
5865
5866
5867
5868
5869
5870
5871
5872
5873
5874
5875
5876
5877
5878
5879
5880
5881
5882
5883
5884
5885
5886
5887
5888
5889
5890
5891
5892
5893
5894
5895
5896
5897
5898
5899
5900
5901
5902
5903
5904
5905
5906
5907
5908
5909
5910
5911
5912
5913
5914
5915
5916
5917
5918
5919
5920
5921
5922
5923
5924
5925
5926
5927
5928
5929
5930
5931
5932
5933
5934
5935
5936
5937
5938
5939
5940
5941
5942
5943
5944
5945
5946
5947
5948
5949
5950
5951
5952
5953
5954
5955
5956
5957
5958
5959
5960
5961
5962
5963
5964
5965
5966
5967
5968
5969
5970
5971
5972
5973
5974
5975
5976
5977
5978
5979
5980
5981
5982
5983
5984
5985
5986
5987
5988
5989
5990
5991
5992
5993
5994
5995
5996
5997
5998
5999
6000
6001
6002
6003
6004
6005
6006
6007
6008
6009
6010
6011
6012
6013
6014
6015
6016
6017
6018
6019
6020
6021
6022
6023
6024
6025
6026
6027
6028
6029
6030
6031
6032
6033
6034
6035
6036
6037
6038
6039
6040
6041
6042
6043
6044
6045
6046
6047
6048
6049
6050
6051
6052
6053
6054
6055
6056
6057
6058
6059
6060
6061
6062
6063
6064
6065
6066
6067
6068
6069
6070
6071
6072
6073
6074
6075
6076
6077
6078
6079
6080
6081
6082
6083
6084
6085
6086
6087
6088
6089
6090
6091
6092
6093
6094
6095
6096
6097
6098
6099
6100
6101
6102
6103
6104
6105
6106
6107
6108
6109
6110
6111
6112
6113
6114
6115
6116
6117
6118
6119
6120
6121
6122
6123
6124
6125
6126
6127
6128
6129
6130
6131
6132
6133
6134
6135
6136
6137
6138
6139
6140
6141
6142
6143
6144
6145
6146
6147
6148
6149
6150
6151
6152
6153
6154
6155
6156
6157
6158
6159
6160
6161
6162
6163
6164
6165
6166
6167
6168
6169
6170
6171
6172
6173
6174
6175
6176
6177
6178
6179
6180
6181
6182
6183
6184
6185
6186
6187
6188
6189
6190
6191
6192
6193
6194
6195
6196
6197
6198
6199
6200
6201
6202
6203
6204
6205
6206
6207
6208
6209
6210
6211
6212
6213
6214
6215
6216
6217
6218
6219
6220
6221
6222
6223
6224
6225
6226
6227
6228
6229
6230
6231
6232
6233
6234
6235
6236
6237
6238
6239
6240
6241
6242
6243
6244
6245
6246
6247
6248
6249
6250
6251
6252
6253
6254
6255
6256
6257
6258
6259
6260
6261
6262
6263
6264
6265
6266
6267
6268
6269
6270
6271
6272
6273
6274
6275
6276
6277
6278
6279
6280
6281
6282
6283
6284
6285
6286
6287
6288
6289
6290
6291
6292
6293
6294
6295
6296
6297
6298
6299
6300
6301
6302
6303
6304
6305
6306
6307
6308
6309
6310
6311
6312
6313
6314
6315
6316
6317
6318
6319
6320
6321
6322
6323
6324
6325
6326
6327
6328
6329
6330
6331
6332
6333
6334
6335
6336
6337
6338
6339
6340
6341
6342
6343
6344
6345
6346
6347
6348
6349
6350
6351
6352
6353
6354
6355
6356
6357
6358
6359
6360
6361
6362
6363
6364
6365
6366
6367
6368
6369
6370
6371
6372
6373
6374
6375
6376
6377
6378
6379
6380
6381
6382
6383
6384
6385
6386
6387
6388
6389
6390
6391
6392
6393
6394
6395
6396
6397
6398
6399
6400
6401
6402
6403
6404
6405
6406
6407
6408
6409
6410
6411
6412
6413
6414
6415
6416
6417
6418
6419
6420
6421
6422
6423
6424
6425
6426
6427
6428
6429
6430
6431
6432
6433
6434
6435
6436
6437
6438
6439
6440
6441
6442
6443
6444
6445
6446
6447
6448
6449
6450
6451
6452
6453
6454
6455
6456
6457
6458
6459
6460
6461
6462
6463
6464
6465
6466
6467
6468
6469
6470
6471
6472
6473
6474
6475
6476
6477
6478
6479
6480
6481
6482
6483
6484
6485
6486
6487
6488
6489
6490
6491
6492
6493
6494
6495
6496
6497
6498
6499
6500
6501
6502
6503
6504
6505
6506
6507
6508
6509
6510
6511
6512
6513
6514
6515
6516
6517
6518
6519
6520
6521
6522
6523
6524
6525
6526
6527
6528
6529
6530
6531
6532
6533
6534
6535
6536
6537
6538
6539
6540
6541
6542
6543
6544
6545
6546
6547
6548
6549
6550
6551
6552
6553
6554
6555
6556
6557
6558
6559
6560
6561
6562
6563
6564
6565
6566
6567
6568
6569
6570
6571
6572
6573
6574
6575
6576
6577
6578
6579
6580
6581
6582
6583
6584
6585
6586
6587
6588
6589
6590
6591
6592
6593
6594
6595
6596
6597
6598
6599
6600
6601
6602
6603
6604
6605
6606
6607
6608
6609
6610
6611
6612
6613
6614
6615
6616
6617
6618
6619
6620
6621
6622
6623
6624
6625
6626
6627
6628
6629
6630
6631
6632
6633
6634
6635
6636
6637
6638
6639
6640
6641
6642
6643
6644
6645
6646
6647
6648
6649
6650
6651
6652
6653
6654
6655
6656
6657
6658
6659
6660
6661
6662
6663
6664
6665
6666
6667
6668
6669
6670
6671
6672
6673
6674
6675
6676
6677
6678
6679
6680
6681
6682
6683
6684
6685
6686
6687
6688
6689
6690
6691
6692
6693
6694
6695
6696
6697
6698
6699
6700
6701
6702
6703
6704
6705
6706
6707
6708
6709
6710
6711
6712
6713
6714
6715
6716
6717
6718
6719
6720
6721
6722
6723
6724
6725
6726
6727
6728
6729
6730
6731
6732
6733
6734
6735
6736
6737
6738
6739
6740
6741
6742
6743
6744
6745
6746
6747
6748
6749
6750
6751
6752
6753
6754
6755
6756
6757
6758
6759
6760
6761
6762
6763
6764
6765
6766
6767
6768
6769
6770
6771
6772
6773
6774
6775
6776
6777
6778
6779
6780
6781
6782
6783
6784
6785
6786
6787
6788
6789
6790
6791
6792
6793
6794
6795
6796
6797
6798
6799
6800
6801
6802
6803
6804
6805
6806
6807
6808
6809
6810
6811
6812
6813
6814
6815
6816
6817
6818
6819
6820
6821
6822
6823
6824
6825
6826
6827
6828
6829
6830
6831
6832
6833
6834
6835
6836
6837
6838
6839
6840
6841
6842
6843
6844
6845
6846
6847
6848
6849
6850
6851
6852
6853
6854
6855
6856
6857
6858
6859
6860
6861
6862
6863
6864
6865
6866
6867
6868
6869
6870
6871
6872
6873
6874
6875
6876
6877
6878
6879
6880
6881
6882
6883
6884
6885
6886
6887
6888
6889
6890
6891
6892
6893
6894
6895
6896
6897
6898
6899
6900
6901
6902
6903
6904
6905
6906
6907
6908
6909
6910
6911
6912
6913
6914
6915
6916
6917
6918
6919
6920
6921
6922
6923
6924
6925
6926
6927
6928
6929
6930
6931
6932
6933
6934
6935
6936
6937
6938
6939
6940
6941
6942
6943
6944
6945
6946
6947
6948
6949
6950
6951
6952
6953
6954
6955
6956
6957
6958
6959
6960
6961
6962
6963
6964
6965
6966
6967
6968
6969
6970
6971
6972
6973
6974
6975
6976
6977
6978
6979
6980
6981
6982
6983
6984
6985
6986
6987
6988
6989
6990
6991
6992
6993
6994
6995
6996
6997
6998
6999
7000
7001
7002
7003
7004
7005
7006
7007
7008
7009
7010
7011
7012
7013
7014
7015
7016
7017
7018
7019
7020
7021
7022
7023
7024
7025
7026
7027
7028
7029
7030
7031
7032
7033
7034
7035
7036
7037
7038
7039
7040
7041
7042
7043
7044
7045
7046
7047
7048
7049
7050
7051
7052
7053
7054
7055
7056
7057
7058
7059
7060
7061
7062
7063
7064
7065
7066
7067
7068
7069
7070
7071
7072
7073
7074
7075
7076
7077
7078
7079
7080
7081
7082
7083
7084
7085
7086
7087
7088
7089
7090
7091
7092
7093
7094
7095
7096
7097
7098
7099
7100
7101
7102
7103
7104
7105
7106
7107
7108
7109
7110
7111
7112
7113
7114
7115
7116
7117
7118
7119
7120
7121
7122
7123
7124
7125
7126
7127
7128
7129
7130
7131
7132
7133
7134
7135
7136
7137
7138
7139
7140
7141
7142
7143
7144
7145
7146
7147
7148
7149
7150
7151
7152
7153
7154
7155
7156
7157
7158
7159
7160
7161
7162
7163
7164
7165
7166
7167
7168
7169
7170
7171
7172
7173
7174
7175
7176
7177
7178
7179
7180
7181
7182
7183
7184
7185
7186
7187
7188
7189
7190
7191
7192
7193
7194
7195
7196
7197
7198
7199
7200
7201
7202
7203
7204
7205
7206
7207
7208
7209
7210
7211
7212
7213
7214
7215
7216
7217
7218
7219
7220
7221
7222
7223
7224
7225
7226
7227
7228
7229
7230
7231
7232
7233
7234
7235
7236
7237
7238
7239
7240
7241
7242
7243
7244
7245
7246
7247
7248
7249
7250
7251
7252
7253
7254
7255
7256
7257
7258
7259
7260
7261
7262
7263
7264
7265
7266
7267
7268
7269
7270
7271
7272
7273
7274
7275
7276
7277
7278
7279
7280
7281
7282
7283
7284
7285
7286
7287
7288
7289
7290
7291
7292
7293
7294
7295
7296
7297
7298
7299
7300
7301
7302
7303
7304
7305
7306
7307
7308
7309
7310
7311
7312
7313
7314
7315
7316
7317
7318
7319
7320
7321
7322
7323
7324
7325
7326
7327
7328
7329
7330
7331
7332
7333
7334
7335
7336
7337
7338
7339
7340
7341
7342
7343
7344
7345
7346
7347
7348
7349
7350
7351
7352
7353
7354
7355
7356
7357
7358
7359
7360
7361
7362
7363
7364
7365
7366
7367
7368
7369
7370
7371
7372
7373
7374
7375
7376
7377
7378
7379
7380
7381
7382
7383
7384
7385
7386
7387
7388
7389
7390
7391
7392
7393
7394
7395
7396
7397
7398
7399
7400
7401
7402
7403
7404
7405
7406
7407
7408
7409
7410
7411
7412
7413
7414
7415
7416
7417
7418
7419
7420
7421
7422
7423
7424
7425
7426
7427
7428
7429
7430
7431
7432
7433
7434
7435
7436
7437
7438
7439
7440
7441
7442
7443
7444
7445
7446
7447
7448
7449
7450
7451
7452
7453
7454
7455
7456
7457
7458
7459
7460
7461
7462
7463
7464
7465
7466
7467
7468
7469
7470
7471
7472
7473
7474
7475
7476
7477
7478
7479
7480
7481
7482
7483
7484
7485
7486
7487
7488
7489
7490
7491
7492
7493
7494
7495
7496
7497
7498
7499
7500
7501
7502
7503
7504
7505
7506
7507
7508
7509
7510
7511
7512
7513
7514
7515
7516
7517
7518
7519
7520
7521
7522
7523
7524
7525
7526
7527
7528
7529
7530
7531
7532
7533
7534
7535
7536
7537
7538
7539
7540
7541
7542
7543
7544
7545
7546
7547
7548
7549
7550
7551
7552
7553
7554
7555
7556
7557
7558
7559
7560
7561
7562
7563
7564
7565
7566
7567
7568
7569
7570
7571
7572
7573
7574
7575
7576
7577
7578
7579
7580
7581
7582
7583
7584
7585
7586
7587
7588
7589
7590
7591
7592
7593
7594
7595
7596
7597
7598
7599
7600
7601
7602
7603
7604
7605
7606
7607
7608
7609
7610
7611
7612
7613
7614
7615
7616
7617
7618
7619
7620
7621
7622
7623
7624
7625
7626
7627
7628
7629
7630
7631
7632
7633
7634
7635
7636
7637
7638
7639
7640
7641
7642
7643
7644
7645
7646
7647
7648
7649
7650
7651
7652
7653
7654
7655
7656
7657
7658
7659
7660
7661
7662
7663
7664
7665
7666
7667
7668
7669
7670
7671
7672
7673
7674
7675
7676
7677
7678
7679
7680
7681
7682
7683
7684
7685
7686
7687
7688
7689
7690
7691
7692
7693
7694
7695
7696
7697
7698
7699
7700
7701
7702
7703
7704
7705
7706
7707
7708
7709
7710
7711
7712
7713
7714
7715
7716
7717
7718
7719
7720
7721
7722
7723
7724
7725
7726
7727
7728
7729
7730
7731
7732
7733
7734
7735
7736
7737
7738
7739
7740
7741
7742
7743
7744
7745
7746
7747
7748
7749
7750
7751
7752
7753
7754
7755
7756
7757
7758
7759
7760
7761
7762
7763
7764
7765
7766
7767
7768
7769
7770
7771
7772
7773
7774
7775
7776
7777
7778
7779
7780
7781
7782
7783
7784
7785
7786
7787
7788
7789
7790
7791
7792
7793
7794
7795
7796
7797
7798
7799
7800
7801
7802
7803
7804
7805
7806
7807
7808
7809
7810
7811
7812
7813
7814
7815
7816
7817
7818
7819
7820
7821
7822
7823
7824
7825
7826
7827
7828
7829
7830
7831
7832
7833
7834
7835
7836
7837
7838
7839
7840
7841
7842
7843
7844
7845
7846
7847
7848
7849
7850
7851
7852
7853
7854
7855
7856
7857
7858
7859
7860
7861
7862
7863
7864
7865
7866
7867
7868
7869
7870
7871
7872
7873
7874
7875
7876
7877
7878
7879
7880
7881
7882
7883
7884
7885
7886
7887
7888
7889
7890
7891
7892
7893
7894
7895
7896
7897
7898
7899
7900
7901
7902
7903
7904
7905
7906
7907
7908
7909
7910
7911
7912
7913
7914
7915
7916
7917
7918
7919
7920
7921
7922
7923
7924
7925
7926
7927
7928
7929
7930
7931
7932
7933
7934
7935
7936
7937
7938
7939
7940
7941
7942
7943
7944
7945
7946
7947
7948
7949
7950
7951
7952
7953
7954
7955
7956
7957
7958
7959
7960
7961
7962
7963
7964
7965
7966
7967
7968
7969
7970
7971
7972
7973
7974
7975
7976
7977
7978
7979
7980
7981
7982
7983
7984
7985
7986
7987
7988
7989
7990
7991
7992
7993
7994
7995
7996
7997
7998
7999
8000
8001
8002
8003
8004
8005
8006
8007
8008
8009
8010
8011
8012
8013
8014
8015
8016
8017
8018
8019
8020
8021
8022
8023
8024
8025
8026
8027
8028
8029
8030
8031
8032
8033
8034
8035
8036
8037
8038
8039
8040
8041
8042
8043
8044
8045
8046
8047
8048
8049
8050
8051
8052
8053
8054
8055
8056
8057
8058
8059
8060
8061
8062
8063
8064
8065
8066
8067
8068
8069
8070
8071
8072
8073
8074
8075
8076
8077
8078
8079
8080
8081
8082
8083
8084
8085
8086
8087
8088
8089
8090
8091
8092
8093
8094
8095
8096
8097
8098
8099
8100
8101
8102
8103
8104
8105
8106
8107
8108
8109
8110
8111
8112
8113
8114
8115
8116
8117
8118
8119
8120
8121
8122
8123
8124
8125
8126
8127
8128
8129
8130
8131
8132
8133
8134
8135
8136
8137
8138
8139
8140
8141
8142
8143
8144
8145
8146
8147
8148
8149
8150
8151
8152
8153
8154
8155
8156
8157
8158
8159
8160
8161
8162
8163
8164
8165
8166
8167
8168
8169
8170
8171
8172
8173
8174
8175
8176
8177
8178
8179
8180
8181
8182
8183
8184
8185
8186
8187
8188
8189
8190
8191
8192
8193
8194
8195
8196
8197
8198
8199
8200
8201
8202
8203
8204
8205
8206
8207
8208
8209
8210
8211
8212
8213
8214
8215
8216
8217
8218
8219
8220
8221
8222
8223
8224
8225
8226
8227
8228
8229
8230
8231
8232
8233
8234
8235
8236
8237
8238
8239
8240
8241
8242
8243
8244
8245
8246
8247
8248
8249
8250
8251
8252
8253
8254
8255
8256
8257
8258
8259
8260
8261
8262
8263
8264
8265
8266
8267
8268
8269
8270
8271
8272
8273
8274
8275
8276
8277
8278
8279
8280
8281
8282
8283
8284
8285
8286
8287
8288
8289
8290
8291
8292
8293
8294
8295
8296
8297
8298
8299
8300
8301
8302
8303
8304
8305
8306
8307
8308
8309
8310
8311
8312
8313
8314
8315
8316
8317
8318
8319
8320
8321
8322
8323
8324
8325
8326
8327
8328
8329
8330
8331
8332
8333
8334
8335
8336
8337
8338
8339
8340
8341
8342
8343
8344
8345
8346
8347
8348
8349
8350
8351
8352
8353
8354
8355
8356
8357
8358
8359
8360
8361
8362
8363
8364
8365
8366
8367
8368
8369
8370
8371
8372
8373
8374
8375
8376
8377
8378
8379
8380
8381
8382
8383
8384
8385
8386
8387
8388
8389
8390
8391
8392
8393
8394
8395
8396
8397
8398
8399
8400
8401
8402
8403
8404
8405
8406
8407
8408
8409
8410
8411
8412
8413
8414
8415
8416
8417
8418
8419
8420
8421
8422
8423
8424
8425
8426
8427
8428
8429
8430
8431
8432
8433
8434
8435
8436
8437
8438
8439
8440
8441
8442
8443
8444
8445
8446
8447
8448
8449
8450
8451
8452
8453
8454
8455
8456
8457
8458
8459
8460
8461
8462
8463
8464
8465
8466
8467
8468
8469
8470
8471
8472
8473
8474
8475
8476
8477
8478
8479
8480
8481
8482
8483
8484
8485
8486
8487
8488
8489
8490
8491
8492
8493
8494
8495
8496
8497
8498
8499
8500
8501
8502
8503
8504
8505
8506
8507
8508
8509
8510
8511
8512
8513
8514
8515
8516
8517
8518
8519
8520
8521
8522
8523
8524
8525
8526
8527
8528
8529
8530
8531
8532
8533
8534
8535
8536
8537
8538
8539
8540
8541
8542
8543
8544
8545
8546
8547
8548
8549
8550
8551
8552
8553
8554
8555
8556
8557
8558
8559
8560
8561
8562
8563
8564
8565
8566
8567
8568
8569
8570
8571
8572
8573
8574
8575
8576
8577
8578
8579
8580
8581
8582
8583
8584
8585
8586
8587
8588
8589
8590
8591
8592
8593
8594
8595
8596
8597
8598
8599
8600
8601
8602
8603
8604
8605
8606
8607
8608
8609
8610
8611
8612
8613
8614
8615
8616
8617
8618
8619
8620
8621
8622
8623
8624
8625
8626
8627
8628
8629
8630
8631
8632
8633
8634
8635
8636
8637
8638
8639
8640
8641
8642
8643
8644
8645
8646
8647
8648
8649
8650
8651
8652
8653
8654
8655
8656
8657
8658
8659
8660
8661
8662
8663
8664
8665
8666
8667
8668
8669
8670
8671
8672
8673
8674
8675
8676
8677
8678
8679
8680
8681
8682
8683
8684
8685
8686
8687
8688
8689
8690
8691
8692
8693
8694
8695
8696
8697
8698
8699
8700
8701
8702
8703
8704
8705
8706
8707
8708
8709
8710
8711
8712
8713
8714
8715
8716
8717
8718
8719
8720
8721
8722
8723
8724
8725
8726
8727
8728
8729
8730
8731
8732
8733
8734
8735
8736
8737
8738
8739
8740
8741
8742
8743
8744
8745
8746
8747
8748
8749
8750
8751
8752
8753
8754
8755
8756
8757
8758
8759
8760
8761
8762
8763
8764
8765
8766
8767
8768
8769
8770
8771
8772
8773
8774
8775
8776
8777
8778
8779
8780
8781
8782
8783
8784
8785
8786
8787
8788
8789
8790
8791
8792
8793
8794
8795
8796
8797
8798
8799
8800
8801
8802
8803
8804
8805
8806
8807
8808
8809
8810
8811
8812
8813
8814
8815
8816
8817
8818
8819
8820
8821
8822
8823
8824
8825
8826
8827
8828
8829
8830
8831
8832
8833
8834
8835
8836
8837
8838
8839
8840
8841
8842
8843
8844
8845
8846
8847
8848
8849
8850
8851
8852
8853
8854
8855
8856
8857
8858
8859
8860
8861
8862
8863
8864
8865
8866
8867
8868
8869
8870
8871
8872
8873
8874
8875
8876
8877
8878
8879
8880
8881
8882
8883
8884
8885
8886
8887
8888
8889
8890
8891
8892
8893
8894
8895
8896
8897
8898
8899
8900
8901
8902
8903
8904
8905
8906
8907
8908
8909
8910
8911
8912
8913
8914
8915
8916
8917
8918
8919
8920
8921
8922
8923
8924
8925
8926
8927
8928
8929
8930
8931
8932
8933
8934
8935
8936
8937
8938
8939
8940
8941
8942
8943
8944
8945
8946
8947
8948
8949
8950
8951
8952
8953
8954
8955
8956
8957
8958
8959
8960
8961
8962
8963
8964
8965
8966
8967
8968
8969
8970
8971
8972
8973
8974
8975
8976
8977
8978
8979
8980
8981
8982
8983
8984
8985
8986
8987
8988
8989
8990
8991
8992
8993
8994
8995
8996
8997
8998
8999
9000
9001
9002
9003
9004
9005
9006
9007
9008
9009
9010
9011
9012
9013
9014
9015
9016
9017
9018
9019
9020
9021
9022
9023
9024
9025
9026
9027
9028
9029
9030
9031
9032
9033
9034
9035
9036
9037
9038
9039
9040
9041
9042
9043
9044
9045
9046
9047
9048
9049
9050
9051
9052
9053
9054
9055
9056
9057
9058
9059
9060
9061
9062
9063
9064
9065
9066
9067
9068
9069
9070
9071
9072
9073
9074
9075
9076
9077
9078
9079
9080
9081
9082
9083
9084
9085
9086
9087
9088
9089
9090
9091
9092
9093
9094
9095
9096
9097
9098
9099
9100
9101
9102
9103
9104
9105
9106
9107
9108
9109
9110
9111
9112
9113
9114
9115
9116
9117
9118
9119
9120
9121
9122
9123
9124
9125
9126
9127
9128
9129
9130
9131
9132
9133
9134
9135
9136
9137
9138
9139
9140
9141
9142
9143
9144
9145
9146
9147
9148
9149
9150
9151
9152
9153
9154
9155
9156
9157
9158
9159
9160
9161
9162
9163
9164
9165
9166
9167
9168
9169
9170
9171
9172
9173
9174
9175
9176
9177
9178
9179
9180
9181
9182
9183
9184
9185
9186
9187
9188
9189
9190
9191
9192
9193
9194
9195
9196
9197
9198
9199
9200
9201
9202
9203
9204
9205
9206
9207
9208
9209
9210
9211
9212
9213
9214
9215
9216
9217
9218
9219
9220
9221
9222
9223
9224
9225
9226
9227
9228
9229
9230
9231
9232
9233
9234
9235
9236
9237
9238
9239
9240
9241
9242
9243
9244
9245
9246
9247
9248
9249
9250
9251
9252
9253
9254
9255
9256
9257
9258
9259
9260
9261
9262
9263
9264
9265
9266
9267
9268
9269
9270
9271
9272
9273
9274
9275
9276
9277
9278
9279
9280
9281
9282
9283
9284
9285
9286
9287
9288
9289
9290
9291
9292
9293
9294
9295
9296
9297
9298
9299
9300
9301
9302
9303
9304
9305
9306
9307
9308
9309
9310
9311
9312
9313
9314
9315
9316
9317
9318
9319
9320
9321
9322
9323
9324
9325
9326
9327
9328
9329
9330
9331
9332
9333
9334
9335
9336
9337
9338
9339
9340
9341
9342
9343
9344
9345
9346
9347
9348
9349
9350
9351
9352
9353
9354
9355
9356
9357
9358
9359
9360
9361
9362
9363
9364
9365
9366
9367
9368
9369
9370
9371
9372
9373
9374
9375
9376
9377
9378
9379
9380
9381
9382
9383
9384
9385
9386
9387
9388
9389
9390
9391
9392
9393
9394
9395
9396
9397
9398
9399
9400
9401
9402
9403
9404
9405
9406
9407
9408
9409
9410
9411
9412
9413
9414
9415
9416
9417
9418
9419
9420
9421
9422
9423
9424
9425
9426
9427
9428
9429
9430
9431
9432
9433
9434
9435
9436
9437
9438
9439
9440
9441
9442
9443
9444
9445
9446
9447
9448
9449
9450
9451
9452
9453
9454
9455
9456
9457
9458
9459
9460
9461
9462
9463
9464
9465
9466
9467
9468
9469
9470
9471
9472
9473
9474
9475
9476
9477
9478
9479
9480
9481
9482
9483
9484
9485
9486
9487
9488
9489
9490
9491
9492
9493
9494
9495
9496
9497
9498
9499
9500
9501
9502
9503
9504
9505
9506
9507
9508
9509
9510
9511
9512
9513
9514
9515
9516
9517
9518
9519
9520
9521
9522
9523
9524
9525
9526
9527
9528
9529
9530
9531
9532
9533
9534
9535
9536
9537
9538
9539
9540
9541
9542
9543
9544
9545
9546
9547
9548
9549
9550
9551
9552
9553
9554
9555
9556
9557
9558
9559
9560
9561
9562
9563
9564
9565
9566
9567
9568
9569
9570
9571
9572
9573
9574
9575
9576
9577
9578
9579
9580
9581
9582
9583
9584
9585
9586
9587
9588
9589
9590
9591
9592
9593
9594
9595
9596
9597
9598
9599
9600
9601
9602
9603
9604
9605
9606
9607
9608
9609
9610
9611
9612
9613
9614
9615
9616
9617
9618
9619
9620
9621
9622
9623
9624
9625
9626
9627
9628
9629
9630
9631
9632
9633
9634
9635
9636
9637
9638
9639
9640
9641
9642
9643
9644
9645
9646
9647
9648
9649
9650
9651
9652
9653
9654
9655
9656
9657
9658
9659
9660
9661
9662
9663
9664
9665
9666
9667
9668
9669
9670
9671
9672
9673
9674
9675
9676
9677
9678
9679
9680
9681
9682
9683
9684
9685
9686
9687
9688
9689
9690
9691
9692
9693
9694
9695
9696
9697
9698
9699
9700
9701
9702
9703
9704
9705
9706
9707
9708
9709
9710
9711
9712
9713
9714
9715
9716
9717
9718
9719
9720
9721
9722
9723
9724
9725
9726
9727
9728
9729
9730
9731
9732
9733
9734
9735
9736
9737
9738
9739
9740
9741
9742
9743
9744
9745
9746
9747
9748
9749
9750
9751
9752
9753
9754
9755
9756
9757
9758
9759
9760
9761
9762
9763
9764
9765
9766
9767
9768
9769
9770
9771
9772
9773
9774
9775
9776
9777
9778
9779
9780
9781
9782
9783
9784
9785
9786
9787
9788
9789
9790
9791
9792
9793
9794
9795
9796
9797
9798
9799
9800
9801
9802
9803
9804
9805
9806
9807
9808
9809
9810
9811
9812
9813
9814
9815
9816
9817
9818
9819
9820
9821
9822
9823
9824
9825
9826
9827
9828
9829
9830
9831
9832
9833
9834
9835
9836
9837
9838
9839
9840
9841
9842
9843
9844
9845
9846
9847
9848
9849
9850
9851
9852
9853
9854
9855
9856
9857
9858
9859
9860
9861
9862
9863
9864
9865
9866
9867
9868
9869
9870
9871
9872
9873
9874
9875
9876
9877
9878
9879
9880
9881
9882
9883
9884
9885
9886
9887
9888
9889
9890
9891
9892
9893
9894
9895
9896
9897
9898
9899
9900
9901
9902
9903
9904
9905
9906
9907
9908
9909
9910
9911
9912
9913
9914
9915
9916
9917
9918
9919
9920
9921
9922
9923
9924
9925
9926
9927
9928
9929
9930
9931
9932
9933
9934
9935
9936
9937
9938
9939
9940
9941
9942
9943
9944
9945
9946
9947
9948
9949
9950
9951
9952
9953
9954
9955
9956
9957
9958
9959
9960
9961
9962
9963
9964
9965
9966
9967
9968
9969
9970
9971
9972
9973
9974
9975
9976
9977
9978
9979
9980
9981
9982
9983
9984
9985
9986
9987
9988
9989
9990
9991
9992
9993
9994
9995
9996
9997
9998
9999
10000
10001
10002
10003
10004
10005
10006
10007
10008
10009
10010
10011
10012
10013
10014
10015
10016
10017
10018
10019
10020
10021
10022
10023
10024
10025
10026
10027
10028
10029
10030
10031
10032
10033
10034
10035
10036
10037
10038
10039
10040
10041
10042
10043
10044
10045
10046
10047
10048
10049
10050
10051
10052
10053
10054
10055
10056
10057
10058
10059
10060
10061
10062
10063
10064
10065
10066
10067
10068
10069
10070
10071
10072
10073
10074
10075
10076
10077
10078
10079
10080
10081
10082
10083
10084
10085
10086
10087
10088
10089
10090
10091
10092
10093
10094
10095
10096
10097
10098
10099
10100
10101
10102
10103
10104
10105
10106
10107
10108
10109
10110
10111
10112
10113
10114
10115
10116
10117
10118
10119
10120
10121
10122
10123
10124
10125
10126
10127
10128
10129
10130
10131
10132
10133
10134
10135
10136
10137
10138
10139
10140
10141
10142
10143
10144
10145
10146
10147
10148
10149
10150
10151
10152
10153
10154
10155
10156
10157
10158
10159
10160
10161
10162
10163
10164
10165
10166
10167
10168
10169
10170
10171
10172
10173
10174
10175
10176
10177
10178
10179
10180
10181
10182
10183
10184
10185
10186
10187
10188
10189
10190
10191
10192
10193
10194
10195
10196
10197
10198
10199
10200
10201
10202
10203
10204
10205
10206
10207
10208
10209
10210
10211
10212
10213
10214
10215
10216
10217
10218
10219
10220
10221
10222
10223
10224
10225
10226
10227
10228
10229
10230
10231
10232
10233
10234
10235
10236
10237
10238
10239
10240
10241
10242
10243
10244
10245
10246
10247
10248
10249
10250
10251
10252
10253
10254
10255
10256
10257
10258
10259
10260
10261
10262
10263
10264
10265
10266
10267
10268
10269
10270
10271
10272
10273
10274
10275
10276
10277
10278
10279
10280
10281
10282
10283
10284
10285
10286
10287
10288
10289
10290
10291
10292
10293
10294
10295
10296
10297
10298
10299
10300
10301
10302
10303
10304
10305
10306
10307
10308
10309
10310
10311
10312
10313
10314
10315
10316
10317
10318
10319
10320
10321
10322
10323
10324
10325
10326
10327
10328
10329
10330
10331
10332
10333
10334
10335
10336
10337
10338
10339
10340
10341
10342
10343
10344
10345
10346
10347
10348
10349
10350
10351
10352
10353
10354
10355
10356
10357
10358
10359
10360
10361
10362
10363
10364
10365
10366
10367
10368
10369
10370
10371
10372
10373
10374
10375
10376
10377
10378
10379
10380
10381
10382
10383
10384
10385
10386
10387
10388
10389
10390
10391
10392
10393
10394
10395
10396
10397
10398
10399
10400
10401
10402
10403
10404
/* SPDX-License-Identifier:    GPL-2.0
 *
 * Copyright (C) 2020 Marvell International Ltd.
 *
 * https://spdx.org/licenses
 */
#ifndef __CSRS_NIX_H__
#define __CSRS_NIX_H__

/**
 * @file
 *
 * Configuration and status register (CSR) address and type definitions for
 * NIX.
 *
 * This file is auto generated.  Do not edit.
 *
 */

/**
 * Enumeration nix_af_int_vec_e
 *
 * NIX Admin Function Interrupt Vector Enumeration Enumerates the NIX AF
 * MSI-X interrupt vectors.
 */
#define NIX_AF_INT_VEC_E_AF_ERR (3)
#define NIX_AF_INT_VEC_E_AQ_DONE (2)
#define NIX_AF_INT_VEC_E_GEN (1)
#define NIX_AF_INT_VEC_E_POISON (4)
#define NIX_AF_INT_VEC_E_RVU (0)

/**
 * Enumeration nix_aq_comp_e
 *
 * NIX Completion Enumeration Enumerates the values of
 * NIX_AQ_RES_S[COMPCODE].
 */
#define NIX_AQ_COMP_E_CTX_FAULT (4)
#define NIX_AQ_COMP_E_CTX_POISON (3)
#define NIX_AQ_COMP_E_GOOD (1)
#define NIX_AQ_COMP_E_LOCKERR (5)
#define NIX_AQ_COMP_E_NOTDONE (0)
#define NIX_AQ_COMP_E_SQB_ALLOC_FAIL (6)
#define NIX_AQ_COMP_E_SWERR (2)

/**
 * Enumeration nix_aq_ctype_e
 *
 * NIX Context Type Enumeration Enumerates NIX_AQ_INST_S[CTYPE] values.
 */
#define NIX_AQ_CTYPE_E_CQ (2)
#define NIX_AQ_CTYPE_E_DYNO (5)
#define NIX_AQ_CTYPE_E_MCE (3)
#define NIX_AQ_CTYPE_E_RQ (0)
#define NIX_AQ_CTYPE_E_RSS (4)
#define NIX_AQ_CTYPE_E_SQ (1)

/**
 * Enumeration nix_aq_instop_e
 *
 * NIX Admin Queue Opcode Enumeration Enumerates NIX_AQ_INST_S[OP]
 * values.
 */
#define NIX_AQ_INSTOP_E_INIT (1)
#define NIX_AQ_INSTOP_E_LOCK (4)
#define NIX_AQ_INSTOP_E_NOP (0)
#define NIX_AQ_INSTOP_E_READ (3)
#define NIX_AQ_INSTOP_E_UNLOCK (5)
#define NIX_AQ_INSTOP_E_WRITE (2)

/**
 * Enumeration nix_chan_e
 *
 * NIX Channel Number Enumeration Enumerates the receive and transmit
 * channels, and values of NIX_RX_PARSE_S[CHAN],
 * NIX_SQ_CTX_S[DEFAULT_CHAN]. CNXXXX implements a subset of these
 * channels. Specifically, only channels for links enumerated by
 * NIX_LINK_E are implemented.  Internal: P2X/X2P channel enumeration for
 * t9x.
 */
#define NIX_CHAN_E_CGXX_LMACX_CHX(a, b, c)	\
	(0x800 + 0x100 * (a) + 0x10 * (b) + (c))
#define NIX_CHAN_E_LBKX_CHX(a, b) (0 + 0x100 * (a) + (b))
#define NIX_CHAN_E_RX(a) (0 + 0x100 * (a))
#define NIX_CHAN_E_SDP_CHX(a) (0x700 + (a))

/**
 * Enumeration nix_colorresult_e
 *
 * NIX Color Result Enumeration Enumerates the values of
 * NIX_MEM_RESULT_S[COLOR], NIX_AF_TL1()_MD_DEBUG1[COLOR] and
 * NIX_AF_TL1()_MD_DEBUG1[COLOR].
 */
#define NIX_COLORRESULT_E_GREEN (0)
#define NIX_COLORRESULT_E_RED_DROP (3)
#define NIX_COLORRESULT_E_RED_SEND (2)
#define NIX_COLORRESULT_E_YELLOW (1)

/**
 * Enumeration nix_cqerrint_e
 *
 * NIX Completion Queue Interrupt Enumeration Enumerates the bit index of
 * NIX_CQ_CTX_S[CQ_ERR_INT,CQ_ERR_INT_ENA].
 */
#define NIX_CQERRINT_E_CQE_FAULT (2)
#define NIX_CQERRINT_E_DOOR_ERR (0)
#define NIX_CQERRINT_E_WR_FULL (1)

/**
 * Enumeration nix_intf_e
 *
 * NIX Interface Number Enumeration Enumerates the bit index of
 * NIX_AF_STATUS[CALIBRATE_STATUS].
 */
#define NIX_INTF_E_CGXX(a) (0 + (a))
#define NIX_INTF_E_LBKX(a) (3 + (a))
#define NIX_INTF_E_SDP (4)

/**
 * Enumeration nix_lf_int_vec_e
 *
 * NIX Local Function Interrupt Vector Enumeration Enumerates the NIX
 * MSI-X interrupt vectors per LF.
 */
#define NIX_LF_INT_VEC_E_CINTX(a) (0x40 + (a))
#define NIX_LF_INT_VEC_E_ERR_INT (0x81)
#define NIX_LF_INT_VEC_E_GINT (0x80)
#define NIX_LF_INT_VEC_E_POISON (0x82)
#define NIX_LF_INT_VEC_E_QINTX(a) (0 + (a))

/**
 * Enumeration nix_link_e
 *
 * NIX Link Number Enumeration Enumerates the receive and transmit links,
 * and LINK index of NIX_AF_RX_LINK()_CFG, NIX_AF_RX_LINK()_WRR_CFG,
 * NIX_AF_TX_LINK()_NORM_CREDIT, NIX_AF_TX_LINK()_HW_XOFF and
 * NIX_AF_TL3_TL2()_LINK()_CFG.
 */
#define NIX_LINK_E_CGXX_LMACX(a, b) (0 + 4 * (a) + (b))
#define NIX_LINK_E_LBKX(a) (0xc + (a))
#define NIX_LINK_E_MC (0xe)
#define NIX_LINK_E_SDP (0xd)

/**
 * Enumeration nix_lsoalg_e
 *
 * NIX Large Send Offload Algorithm Enumeration Enumerates
 * NIX_AF_LSO_FORMAT()_FIELD()[ALG] values. Specifies algorithm for
 * modifying the associated LSO packet field.
 */
#define NIX_LSOALG_E_ADD_OFFSET (3)
#define NIX_LSOALG_E_ADD_PAYLEN (2)
#define NIX_LSOALG_E_ADD_SEGNUM (1)
#define NIX_LSOALG_E_NOP (0)
#define NIX_LSOALG_E_TCP_FLAGS (4)

/**
 * Enumeration nix_maxsqesz_e
 *
 * NIX Maximum SQE Size Enumeration Enumerates the values of
 * NIX_SQ_CTX_S[MAX_SQE_SIZE].
 */
#define NIX_MAXSQESZ_E_W16 (0)
#define NIX_MAXSQESZ_E_W8 (1)

/**
 * Enumeration nix_mdtype_e
 *
 * NIX Meta Descriptor Type Enumeration Enumerates values of
 * NIX_AF_MDQ()_MD_DEBUG[MD_TYPE].
 */
#define NIX_MDTYPE_E_FLUSH (1)
#define NIX_MDTYPE_E_PMD (2)
#define NIX_MDTYPE_E_RSVD (0)

/**
 * Enumeration nix_mnqerr_e
 *
 * NIX Meta-Descriptor Enqueue Error Enumeration Enumerates
 * NIX_LF_MNQ_ERR_DBG[ERRCODE] values.
 */
#define NIX_MNQERR_E_CQ_QUERY_ERR (6)
#define NIX_MNQERR_E_LSO_ERR (5)
#define NIX_MNQERR_E_MAXLEN_ERR (8)
#define NIX_MNQERR_E_MAX_SQE_SIZE_ERR (7)
#define NIX_MNQERR_E_SQB_FAULT (2)
#define NIX_MNQERR_E_SQB_POISON (3)
#define NIX_MNQERR_E_SQE_SIZEM1_ZERO (9)
#define NIX_MNQERR_E_SQ_CTX_FAULT (0)
#define NIX_MNQERR_E_SQ_CTX_POISON (1)
#define NIX_MNQERR_E_TOTAL_ERR (4)

/**
 * Enumeration nix_ndc_rx_port_e
 *
 * NIX Receive NDC Port Enumeration Enumerates NIX receive NDC
 * (NDC_IDX_E::NIX()_RX) ports and the PORT index of
 * NDC_AF_PORT()_RT()_RW()_REQ_PC and NDC_AF_PORT()_RT()_RW()_LAT_PC.
 */
#define NIX_NDC_RX_PORT_E_AQ (0)
#define NIX_NDC_RX_PORT_E_CINT (2)
#define NIX_NDC_RX_PORT_E_CQ (1)
#define NIX_NDC_RX_PORT_E_MC (3)
#define NIX_NDC_RX_PORT_E_PKT (4)
#define NIX_NDC_RX_PORT_E_RQ (5)

/**
 * Enumeration nix_ndc_tx_port_e
 *
 * NIX Transmit NDC Port Enumeration Enumerates NIX transmit NDC
 * (NDC_IDX_E::NIX()_TX) ports and the PORT index of
 * NDC_AF_PORT()_RT()_RW()_REQ_PC and NDC_AF_PORT()_RT()_RW()_LAT_PC.
 */
#define NIX_NDC_TX_PORT_E_DEQ (3)
#define NIX_NDC_TX_PORT_E_DMA (4)
#define NIX_NDC_TX_PORT_E_ENQ (1)
#define NIX_NDC_TX_PORT_E_LMT (0)
#define NIX_NDC_TX_PORT_E_MNQ (2)
#define NIX_NDC_TX_PORT_E_XQE (5)

/**
 * Enumeration nix_re_opcode_e
 *
 * NIX Receive Error Opcode Enumeration Enumerates
 * NIX_RX_PARSE_S[ERRCODE] values when NIX_RX_PARSE_S[ERRLEV] =
 * NPC_ERRLEV_E::RE.
 */
#define NIX_RE_OPCODE_E_OL2_LENMISM (0x12)
#define NIX_RE_OPCODE_E_OVERSIZE (0x11)
#define NIX_RE_OPCODE_E_RE_DMAPKT (0xf)
#define NIX_RE_OPCODE_E_RE_FCS (7)
#define NIX_RE_OPCODE_E_RE_FCS_RCV (8)
#define NIX_RE_OPCODE_E_RE_JABBER (2)
#define NIX_RE_OPCODE_E_RE_NONE (0)
#define NIX_RE_OPCODE_E_RE_PARTIAL (1)
#define NIX_RE_OPCODE_E_RE_RX_CTL (0xb)
#define NIX_RE_OPCODE_E_RE_SKIP (0xc)
#define NIX_RE_OPCODE_E_RE_TERMINATE (9)
#define NIX_RE_OPCODE_E_UNDERSIZE (0x10)

/**
 * Enumeration nix_redalg_e
 *
 * NIX Red Algorithm Enumeration Enumerates the different algorithms of
 * NIX_SEND_EXT_S[SHP_RA].
 */
#define NIX_REDALG_E_DISCARD (3)
#define NIX_REDALG_E_SEND (1)
#define NIX_REDALG_E_STALL (2)
#define NIX_REDALG_E_STD (0)

/**
 * Enumeration nix_rqint_e
 *
 * NIX Receive Queue Interrupt Enumeration Enumerates the bit index of
 * NIX_RQ_CTX_S[RQ_INT,RQ_INT_ENA].
 */
#define NIX_RQINT_E_DROP (0)
#define NIX_RQINT_E_RX(a) (0 + (a))
#define NIX_RQINT_E_RED (1)

/**
 * Enumeration nix_rx_actionop_e
 *
 * NIX Receive Action Opcode Enumeration Enumerates the values of
 * NIX_RX_ACTION_S[OP].
 */
#define NIX_RX_ACTIONOP_E_DROP (0)
#define NIX_RX_ACTIONOP_E_MCAST (3)
#define NIX_RX_ACTIONOP_E_MIRROR (6)
#define NIX_RX_ACTIONOP_E_PF_FUNC_DROP (5)
#define NIX_RX_ACTIONOP_E_RSS (4)
#define NIX_RX_ACTIONOP_E_UCAST (1)
#define NIX_RX_ACTIONOP_E_UCAST_IPSEC (2)

/**
 * Enumeration nix_rx_mcop_e
 *
 * NIX Receive Multicast/Mirror Opcode Enumeration Enumerates the values
 * of NIX_RX_MCE_S[OP].
 */
#define NIX_RX_MCOP_E_RQ (0)
#define NIX_RX_MCOP_E_RSS (1)

/**
 * Enumeration nix_rx_perrcode_e
 *
 * NIX Receive Protocol Error Code Enumeration Enumerates
 * NIX_RX_PARSE_S[ERRCODE] values when NIX_RX_PARSE_S[ERRLEV] =
 * NPC_ERRLEV_E::NIX.
 */
#define NIX_RX_PERRCODE_E_BUFS_OFLOW (0xa)
#define NIX_RX_PERRCODE_E_DATA_FAULT (8)
#define NIX_RX_PERRCODE_E_IL3_LEN (0x20)
#define NIX_RX_PERRCODE_E_IL4_CHK (0x22)
#define NIX_RX_PERRCODE_E_IL4_LEN (0x21)
#define NIX_RX_PERRCODE_E_IL4_PORT (0x23)
#define NIX_RX_PERRCODE_E_MCAST_FAULT (4)
#define NIX_RX_PERRCODE_E_MCAST_POISON (6)
#define NIX_RX_PERRCODE_E_MEMOUT (9)
#define NIX_RX_PERRCODE_E_MIRROR_FAULT (5)
#define NIX_RX_PERRCODE_E_MIRROR_POISON (7)
#define NIX_RX_PERRCODE_E_NPC_RESULT_ERR (2)
#define NIX_RX_PERRCODE_E_OL3_LEN (0x10)
#define NIX_RX_PERRCODE_E_OL4_CHK (0x12)
#define NIX_RX_PERRCODE_E_OL4_LEN (0x11)
#define NIX_RX_PERRCODE_E_OL4_PORT (0x13)

/**
 * Enumeration nix_send_status_e
 *
 * NIX Send Completion Status Enumeration Enumerates values of
 * NIX_SEND_COMP_S[STATUS] and NIX_LF_SEND_ERR_DBG[ERRCODE].
 */
#define NIX_SEND_STATUS_E_DATA_FAULT (0x16)
#define NIX_SEND_STATUS_E_DATA_POISON (0x17)
#define NIX_SEND_STATUS_E_GOOD (0)
#define NIX_SEND_STATUS_E_INVALID_SUBDC (0x14)
#define NIX_SEND_STATUS_E_JUMP_FAULT (7)
#define NIX_SEND_STATUS_E_JUMP_POISON (8)
#define NIX_SEND_STATUS_E_LOCK_VIOL (0x21)
#define NIX_SEND_STATUS_E_NPC_DROP_ACTION (0x20)
#define NIX_SEND_STATUS_E_NPC_MCAST_ABORT (0x24)
#define NIX_SEND_STATUS_E_NPC_MCAST_CHAN_ERR (0x23)
#define NIX_SEND_STATUS_E_NPC_UCAST_CHAN_ERR (0x22)
#define NIX_SEND_STATUS_E_NPC_VTAG_PTR_ERR (0x25)
#define NIX_SEND_STATUS_E_NPC_VTAG_SIZE_ERR (0x26)
#define NIX_SEND_STATUS_E_SEND_CRC_ERR (0x10)
#define NIX_SEND_STATUS_E_SEND_EXT_ERR (6)
#define NIX_SEND_STATUS_E_SEND_HDR_ERR (5)
#define NIX_SEND_STATUS_E_SEND_IMM_ERR (0x11)
#define NIX_SEND_STATUS_E_SEND_MEM_ERR (0x13)
#define NIX_SEND_STATUS_E_SEND_MEM_FAULT (0x27)
#define NIX_SEND_STATUS_E_SEND_SG_ERR (0x12)
#define NIX_SEND_STATUS_E_SQB_FAULT (3)
#define NIX_SEND_STATUS_E_SQB_POISON (4)
#define NIX_SEND_STATUS_E_SQ_CTX_FAULT (1)
#define NIX_SEND_STATUS_E_SQ_CTX_POISON (2)
#define NIX_SEND_STATUS_E_SUBDC_ORDER_ERR (0x15)

/**
 * Enumeration nix_sendcrcalg_e
 *
 * NIX Send CRC Algorithm Enumeration Enumerates the CRC algorithm used,
 * see NIX_SEND_CRC_S[ALG].
 */
#define NIX_SENDCRCALG_E_CRC32 (0)
#define NIX_SENDCRCALG_E_CRC32C (1)
#define NIX_SENDCRCALG_E_ONES16 (2)

/**
 * Enumeration nix_sendl3type_e
 *
 * NIX Send Layer 3 Header Type Enumeration Enumerates values of
 * NIX_SEND_HDR_S[OL3TYPE], NIX_SEND_HDR_S[IL3TYPE]. Internal: Encoding
 * matches DPDK TX IP types: \<pre\> PKT_TX_IP_CKSUM      (1ULL \<\< 54)
 * PKT_TX_IPV4          (1ULL \<\< 55) PKT_TX_IPV6          (1ULL \<\<
 * 56)  PKT_TX_OUTER_IP_CKSUM(1ULL \<\< 58) PKT_TX_OUTER_IPV4    (1ULL
 * \<\< 59) PKT_TX_OUTER_IPV6    (1ULL \<\< 60) \</pre\>
 */
#define NIX_SENDL3TYPE_E_IP4 (2)
#define NIX_SENDL3TYPE_E_IP4_CKSUM (3)
#define NIX_SENDL3TYPE_E_IP6 (4)
#define NIX_SENDL3TYPE_E_NONE (0)

/**
 * Enumeration nix_sendl4type_e
 *
 * NIX Send Layer 4 Header Type Enumeration Enumerates values of
 * NIX_SEND_HDR_S[OL4TYPE], NIX_SEND_HDR_S[IL4TYPE]. Internal: Encoding
 * matches DPDK TX L4 types. \<pre\> PKT_TX_L4_NO_CKSUM   (0ULL \<\< 52)
 * // Disable L4 cksum of TX pkt. PKT_TX_TCP_CKSUM     (1ULL \<\< 52)  //
 * TCP cksum of TX pkt. computed by nic. PKT_TX_SCTP_CKSUM    (2ULL \<\<
 * 52)  // SCTP cksum of TX pkt. computed by nic. PKT_TX_UDP_CKSUM
 * (3ULL \<\< 52)  // UDP cksum of TX pkt. computed by nic. \</pre\>
 */
#define NIX_SENDL4TYPE_E_NONE (0)
#define NIX_SENDL4TYPE_E_SCTP_CKSUM (2)
#define NIX_SENDL4TYPE_E_TCP_CKSUM (1)
#define NIX_SENDL4TYPE_E_UDP_CKSUM (3)

/**
 * Enumeration nix_sendldtype_e
 *
 * NIX Send Load Type Enumeration Enumerates the load transaction types
 * for reading segment bytes specified by NIX_SEND_SG_S[LD_TYPE] and
 * NIX_SEND_JUMP_S[LD_TYPE].  Internal: The hardware implementation
 * treats undefined encodings as LDD load type.
 */
#define NIX_SENDLDTYPE_E_LDD (0)
#define NIX_SENDLDTYPE_E_LDT (1)
#define NIX_SENDLDTYPE_E_LDWB (2)

/**
 * Enumeration nix_sendmemalg_e
 *
 * NIX Memory Modify Algorithm Enumeration Enumerates the different
 * algorithms for modifying memory; see NIX_SEND_MEM_S[ALG]. mbufs_freed
 * is the number of gather buffers freed to NPA for the send descriptor.
 * See NIX_SEND_HDR_S[DF] and NIX_SEND_SG_S[I*].
 */
#define NIX_SENDMEMALG_E_ADD (8)
#define NIX_SENDMEMALG_E_ADDLEN (0xa)
#define NIX_SENDMEMALG_E_ADDMBUF (0xc)
#define NIX_SENDMEMALG_E_SET (0)
#define NIX_SENDMEMALG_E_SETRSLT (2)
#define NIX_SENDMEMALG_E_SETTSTMP (1)
#define NIX_SENDMEMALG_E_SUB (9)
#define NIX_SENDMEMALG_E_SUBLEN (0xb)
#define NIX_SENDMEMALG_E_SUBMBUF (0xd)

/**
 * Enumeration nix_sendmemdsz_e
 *
 * NIX Memory Data Size Enumeration Enumerates the datum size for
 * modifying memory; see NIX_SEND_MEM_S[DSZ].
 */
#define NIX_SENDMEMDSZ_E_B16 (2)
#define NIX_SENDMEMDSZ_E_B32 (1)
#define NIX_SENDMEMDSZ_E_B64 (0)
#define NIX_SENDMEMDSZ_E_B8 (3)

/**
 * Enumeration nix_sqint_e
 *
 * NIX Send Queue Interrupt Enumeration Enumerates the bit index of
 * NIX_SQ_CTX_S[SQ_INT,SQ_INT_ENA].
 */
#define NIX_SQINT_E_LMT_ERR (0)
#define NIX_SQINT_E_MNQ_ERR (1)
#define NIX_SQINT_E_SEND_ERR (2)
#define NIX_SQINT_E_SQB_ALLOC_FAIL (3)

/**
 * Enumeration nix_sqoperr_e
 *
 * NIX SQ Operation Error Enumeration Enumerates
 * NIX_LF_SQ_OP_ERR_DBG[ERRCODE] values.
 */
#define NIX_SQOPERR_E_MAX_SQE_SIZE_ERR (4)
#define NIX_SQOPERR_E_SQB_FAULT (7)
#define NIX_SQOPERR_E_SQB_NULL (6)
#define NIX_SQOPERR_E_SQE_OFLOW (5)
#define NIX_SQOPERR_E_SQE_SIZEM1_ZERO (8)
#define NIX_SQOPERR_E_SQ_CTX_FAULT (1)
#define NIX_SQOPERR_E_SQ_CTX_POISON (2)
#define NIX_SQOPERR_E_SQ_DISABLED (3)
#define NIX_SQOPERR_E_SQ_OOR (0)

/**
 * Enumeration nix_stat_lf_rx_e
 *
 * NIX Local Function Receive Statistics Enumeration Enumerates the last
 * index of NIX_AF_LF()_RX_STAT() and NIX_LF_RX_STAT().
 */
#define NIX_STAT_LF_RX_E_RX_BCAST (2)
#define NIX_STAT_LF_RX_E_RX_DROP (4)
#define NIX_STAT_LF_RX_E_RX_DROP_OCTS (5)
#define NIX_STAT_LF_RX_E_RX_DRP_BCAST (8)
#define NIX_STAT_LF_RX_E_RX_DRP_L3BCAST (0xa)
#define NIX_STAT_LF_RX_E_RX_DRP_L3MCAST (0xb)
#define NIX_STAT_LF_RX_E_RX_DRP_MCAST (9)
#define NIX_STAT_LF_RX_E_RX_ERR (7)
#define NIX_STAT_LF_RX_E_RX_FCS (6)
#define NIX_STAT_LF_RX_E_RX_MCAST (3)
#define NIX_STAT_LF_RX_E_RX_OCTS (0)
#define NIX_STAT_LF_RX_E_RX_UCAST (1)

/**
 * Enumeration nix_stat_lf_tx_e
 *
 * NIX Local Function Transmit Statistics Enumeration Enumerates the
 * index of NIX_AF_LF()_TX_STAT() and NIX_LF_TX_STAT(). These statistics
 * do not account for packet replication due to NIX_TX_ACTION_S[OP] =
 * NIX_TX_ACTIONOP_E::MCAST.
 */
#define NIX_STAT_LF_TX_E_TX_BCAST (1)
#define NIX_STAT_LF_TX_E_TX_DROP (3)
#define NIX_STAT_LF_TX_E_TX_MCAST (2)
#define NIX_STAT_LF_TX_E_TX_OCTS (4)
#define NIX_STAT_LF_TX_E_TX_UCAST (0)

/**
 * Enumeration nix_stype_e
 *
 * NIX SQB Caching Type Enumeration Enumerates the values of
 * NIX_SQ_CTX_S[SQE_STYPE].
 */
#define NIX_STYPE_E_STF (0)
#define NIX_STYPE_E_STP (2)
#define NIX_STYPE_E_STT (1)

/**
 * Enumeration nix_subdc_e
 *
 * NIX Subdescriptor Operation Enumeration Enumerates send and receive
 * subdescriptor codes. The codes differentiate subdescriptors within a
 * NIX send or receive descriptor, excluding NIX_SEND_HDR_S for send and
 * NIX_CQE_HDR_S/NIX_WQE_HDR_S for receive, which are determined by their
 * position as the first subdescriptor, and NIX_RX_PARSE_S, which is
 * determined by its position as the second subdescriptor.
 */
#define NIX_SUBDC_E_CRC (2)
#define NIX_SUBDC_E_EXT (1)
#define NIX_SUBDC_E_IMM (3)
#define NIX_SUBDC_E_JUMP (6)
#define NIX_SUBDC_E_MEM (5)
#define NIX_SUBDC_E_NOP (0)
#define NIX_SUBDC_E_SG (4)
#define NIX_SUBDC_E_SOD (0xf)
#define NIX_SUBDC_E_WORK (7)

/**
 * Enumeration nix_tx_actionop_e
 *
 * NIX Transmit Action Opcode Enumeration Enumerates the values of
 * NIX_TX_ACTION_S[OP].
 */
#define NIX_TX_ACTIONOP_E_DROP (0)
#define NIX_TX_ACTIONOP_E_DROP_VIOL (5)
#define NIX_TX_ACTIONOP_E_MCAST (3)
#define NIX_TX_ACTIONOP_E_UCAST_CHAN (2)
#define NIX_TX_ACTIONOP_E_UCAST_DEFAULT (1)

/**
 * Enumeration nix_tx_vtagop_e
 *
 * NIX Transmit Vtag Opcode Enumeration Enumerates the values of
 * NIX_TX_VTAG_ACTION_S[VTAG0_OP,VTAG1_OP].
 */
#define NIX_TX_VTAGOP_E_INSERT (1)
#define NIX_TX_VTAGOP_E_NOP (0)
#define NIX_TX_VTAGOP_E_REPLACE (2)

/**
 * Enumeration nix_txlayer_e
 *
 * NIX Transmit Layer Enumeration Enumerates the values of
 * NIX_AF_LSO_FORMAT()_FIELD()[LAYER].
 */
#define NIX_TXLAYER_E_IL3 (2)
#define NIX_TXLAYER_E_IL4 (3)
#define NIX_TXLAYER_E_OL3 (0)
#define NIX_TXLAYER_E_OL4 (1)

/**
 * Enumeration nix_vtagsize_e
 *
 * NIX Vtag Size Enumeration Enumerates the values of
 * NIX_AF_TX_VTAG_DEF()_CTL[SIZE] and NIX_AF_LF()_RX_VTAG_TYPE()[SIZE].
 */
#define NIX_VTAGSIZE_E_T4 (0)
#define NIX_VTAGSIZE_E_T8 (1)

/**
 * Enumeration nix_xqe_type_e
 *
 * NIX WQE/CQE Type Enumeration Enumerates the values of
 * NIX_WQE_HDR_S[WQE_TYPE], NIX_CQE_HDR_S[CQE_TYPE].
 */
#define NIX_XQE_TYPE_E_INVALID (0)
#define NIX_XQE_TYPE_E_RX (1)
#define NIX_XQE_TYPE_E_RX_IPSECD (4)
#define NIX_XQE_TYPE_E_RX_IPSECH (3)
#define NIX_XQE_TYPE_E_RX_IPSECS (2)
#define NIX_XQE_TYPE_E_SEND (8)

/**
 * Enumeration nix_xqesz_e
 *
 * NIX WQE/CQE Size Enumeration Enumerates the values of
 * NIX_AF_LF()_CFG[XQE_SIZE].
 */
#define NIX_XQESZ_E_W16 (1)
#define NIX_XQESZ_E_W64 (0)

/**
 * Structure nix_aq_inst_s
 *
 * NIX Admin Queue Instruction Structure This structure specifies the AQ
 * instruction. Instructions and associated software structures are
 * stored in memory as little-endian unless NIX_AF_CFG[AF_BE] is set.
 * Hardware reads of NIX_AQ_INST_S do not allocate into LLC.  Hardware
 * reads and writes of the context structure selected by [CTYPE], [LF]
 * and [CINDEX] use the NDC and LLC caching style configured for that
 * context. For example: * When [CTYPE] = NIX_AQ_CTYPE_E::RQ: use
 * NIX_AF_LF()_RSS_CFG[CACHING] and NIX_AF_LF()_RSS_CFG[WAY_MASK]. * When
 * [CTYPE] = NIX_AQ_CTYPE_E::MCE: use NIX_AF_RX_MCAST_CFG[CACHING] and
 * NIX_AF_RX_MCAST_CFG[WAY_MASK].
 */
union nix_aq_inst_s {
	u64 u[2];
	struct nix_aq_inst_s_s {
		u64 op                               : 4;
		u64 ctype                            : 4;
		u64 lf                               : 7;
		u64 reserved_15_23                   : 9;
		u64 cindex                           : 20;
		u64 reserved_44_62                   : 19;
		u64 doneint                          : 1;
		u64 res_addr                         : 64;
	} s;
	/* struct nix_aq_inst_s_s cn; */
};

/**
 * Structure nix_aq_res_s
 *
 * NIX Admin Queue Result Structure NIX writes this structure after it
 * completes the NIX_AQ_INST_S instruction. The result structure is
 * exactly 16 bytes, and each instruction completion produces exactly one
 * result structure.  Results and associated software structures are
 * stored in memory as little-endian unless NIX_AF_CFG[AF_BE] is set.
 * When [OP] = NIX_AQ_INSTOP_E::INIT, WRITE or READ, this structure is
 * immediately followed by context read or write data. See
 * NIX_AQ_INSTOP_E.  Hardware writes of NIX_AQ_RES_S and context data
 * always allocate into LLC. Hardware reads of context data do not
 * allocate into LLC.
 */
union nix_aq_res_s {
	u64 u[2];
	struct nix_aq_res_s_s {
		u64 op                               : 4;
		u64 ctype                            : 4;
		u64 compcode                         : 8;
		u64 doneint                          : 1;
		u64 reserved_17_63                   : 47;
		u64 reserved_64_127                  : 64;
	} s;
	/* struct nix_aq_res_s_s cn; */
};

/**
 * Structure nix_cint_hw_s
 *
 * NIX Completion Interrupt Context Hardware Structure This structure
 * contains context state maintained by hardware for each completion
 * interrupt (CINT) in NDC/LLC/DRAM. Software accesses this structure
 * with the NIX_LF_CINT()* registers. Hardware maintains a table of
 * NIX_AF_CONST2[CINTS] contiguous NIX_CINT_HW_S structures per LF
 * starting at AF IOVA NIX_AF_LF()_CINTS_BASE. Always stored in byte
 * invariant little-endian format (LE8).
 */
union nix_cint_hw_s {
	u64 u[2];
	struct nix_cint_hw_s_s {
		u64 ecount                           : 32;
		u64 qcount                           : 16;
		u64 intr                             : 1;
		u64 ena                              : 1;
		u64 timer_idx                        : 8;
		u64 reserved_58_63                   : 6;
		u64 ecount_wait                      : 32;
		u64 qcount_wait                      : 16;
		u64 time_wait                        : 8;
		u64 reserved_120_127                 : 8;
	} s;
	/* struct nix_cint_hw_s_s cn; */
};

/**
 * Structure nix_cq_ctx_s
 *
 * NIX Completion Queue Context Structure This structure contains context
 * state maintained by hardware for each CQ in NDC/LLC/DRAM. Software
 * uses the same structure format to read and write an CQ context with
 * the NIX admin queue.
 */
union nix_cq_ctx_s {
	u64 u[4];
	struct nix_cq_ctx_s_s {
		u64 base                             : 64;
		u64 reserved_64_67                   : 4;
		u64 bp_ena                           : 1;
		u64 reserved_69_71                   : 3;
		u64 bpid                             : 9;
		u64 reserved_81_83                   : 3;
		u64 qint_idx                         : 7;
		u64 cq_err                           : 1;
		u64 cint_idx                         : 7;
		u64 avg_con                          : 9;
		u64 wrptr                            : 20;
		u64 tail                             : 20;
		u64 head                             : 20;
		u64 avg_level                        : 8;
		u64 update_time                      : 16;
		u64 bp                               : 8;
		u64 drop                             : 8;
		u64 drop_ena                         : 1;
		u64 ena                              : 1;
		u64 reserved_210_211                 : 2;
		u64 substream                        : 20;
		u64 caching                          : 1;
		u64 reserved_233_235                 : 3;
		u64 qsize                            : 4;
		u64 cq_err_int                       : 8;
		u64 cq_err_int_ena                   : 8;
	} s;
	/* struct nix_cq_ctx_s_s cn; */
};

/**
 * Structure nix_cqe_hdr_s
 *
 * NIX Completion Queue Entry Header Structure This 64-bit structure
 * defines the first word of every CQE. It is immediately followed by
 * NIX_RX_PARSE_S in a receive CQE, and by NIX_SEND_COMP_S in a send
 * completion CQE. Stored in memory as little-endian unless
 * NIX_AF_LF()_CFG[BE] is set.
 */
union nix_cqe_hdr_s {
	u64 u;
	struct nix_cqe_hdr_s_s {
		u64 tag                              : 32;
		u64 q                                : 20;
		u64 reserved_52_57                   : 6;
		u64 node                             : 2;
		u64 cqe_type                         : 4;
	} s;
	/* struct nix_cqe_hdr_s_s cn; */
};

/**
 * Structure nix_inst_hdr_s
 *
 * NIX Instruction Header Structure This structure defines the
 * instruction header that precedes the packet header supplied to NPC for
 * packets to be transmitted by NIX.
 */
union nix_inst_hdr_s {
	u64 u;
	struct nix_inst_hdr_s_s {
		u64 pf_func                          : 16;
		u64 sq                               : 20;
		u64 reserved_36_63                   : 28;
	} s;
	/* struct nix_inst_hdr_s_s cn; */
};

/**
 * Structure nix_iova_s
 *
 * NIX I/O Virtual Address Structure
 */
union nix_iova_s {
	u64 u;
	struct nix_iova_s_s {
		u64 addr                             : 64;
	} s;
	/* struct nix_iova_s_s cn; */
};

/**
 * Structure nix_ipsec_dyno_s
 *
 * INTERNAL: NIX IPSEC Dynamic Ordering Counter Structure  Internal: Not
 * used; no IPSEC fast-path.
 */
union nix_ipsec_dyno_s {
	u32 u;
	struct nix_ipsec_dyno_s_s {
		u32 count                            : 32;
	} s;
	/* struct nix_ipsec_dyno_s_s cn; */
};

/**
 * Structure nix_mem_result_s
 *
 * NIX Memory Value Structure When
 * NIX_SEND_MEM_S[ALG]=NIX_SENDMEMALG_E::SETRSLT, the value written to
 * memory is formed with this structure.
 */
union nix_mem_result_s {
	u64 u;
	struct nix_mem_result_s_s {
		u64 v                                : 1;
		u64 color                            : 2;
		u64 reserved_3_63                    : 61;
	} s;
	/* struct nix_mem_result_s_s cn; */
};

/**
 * Structure nix_op_q_wdata_s
 *
 * NIX Statistics Operation Write Data Structure This structure specifies
 * the write data format of an atomic 64-bit load-and-add of some
 * NIX_LF_RQ_OP_*, NIX_LF_SQ_OP* and NIX_LF_CQ_OP* registers.
 */
union nix_op_q_wdata_s {
	u64 u;
	struct nix_op_q_wdata_s_s {
		u64 reserved_0_31                    : 32;
		u64 q                                : 20;
		u64 reserved_52_63                   : 12;
	} s;
	/* struct nix_op_q_wdata_s_s cn; */
};

/**
 * Structure nix_qint_hw_s
 *
 * NIX Queue Interrupt Context Hardware Structure This structure contains
 * context state maintained by hardware for each queue interrupt (QINT)
 * in NDC/LLC/DRAM. Software accesses this structure with the
 * NIX_LF_QINT()* registers. Hardware maintains a table of
 * NIX_AF_CONST2[QINTS] contiguous NIX_QINT_HW_S structures per LF
 * starting at IOVA NIX_AF_LF()_QINTS_BASE. Always stored in byte
 * invariant little-endian format (LE8).
 */
union nix_qint_hw_s {
	u32 u;
	struct nix_qint_hw_s_s {
		u32 count                            : 22;
		u32 reserved_22_30                   : 9;
		u32 ena                              : 1;
	} s;
	/* struct nix_qint_hw_s_s cn; */
};

/**
 * Structure nix_rq_ctx_hw_s
 *
 * NIX Receive Queue Context Structure This structure contains context
 * state maintained by hardware for each RQ in NDC/LLC/DRAM. Software
 * uses the equivalent NIX_RQ_CTX_S structure format to read and write an
 * RQ context with the NIX admin queue. Always stored in byte invariant
 * little-endian format (LE8).
 */
union nix_rq_ctx_hw_s {
	u64 u[16];
	struct nix_rq_ctx_hw_s_s {
		u64 ena                              : 1;
		u64 sso_ena                          : 1;
		u64 ipsech_ena                       : 1;
		u64 ena_wqwd                         : 1;
		u64 cq                               : 20;
		u64 substream                        : 20;
		u64 wqe_aura                         : 20;
		u64 spb_aura                         : 20;
		u64 lpb_aura                         : 20;
		u64 sso_grp                          : 10;
		u64 sso_tt                           : 2;
		u64 pb_caching                       : 2;
		u64 wqe_caching                      : 1;
		u64 xqe_drop_ena                     : 1;
		u64 spb_drop_ena                     : 1;
		u64 lpb_drop_ena                     : 1;
		u64 wqe_skip                         : 2;
		u64 reserved_124_127                 : 4;
		u64 reserved_128_139                 : 12;
		u64 spb_sizem1                       : 6;
		u64 reserved_146_150                 : 5;
		u64 spb_ena                          : 1;
		u64 lpb_sizem1                       : 12;
		u64 first_skip                       : 7;
		u64 reserved_171                     : 1;
		u64 later_skip                       : 6;
		u64 xqe_imm_size                     : 6;
		u64 reserved_184_189                 : 6;
		u64 xqe_imm_copy                     : 1;
		u64 xqe_hdr_split                    : 1;
		u64 xqe_drop                         : 8;
		u64 xqe_pass                         : 8;
		u64 wqe_pool_drop                    : 8;
		u64 wqe_pool_pass                    : 8;
		u64 spb_aura_drop                    : 8;
		u64 spb_aura_pass                    : 8;
		u64 spb_pool_drop                    : 8;
		u64 spb_pool_pass                    : 8;
		u64 lpb_aura_drop                    : 8;
		u64 lpb_aura_pass                    : 8;
		u64 lpb_pool_drop                    : 8;
		u64 lpb_pool_pass                    : 8;
		u64 reserved_288_319                 : 32;
		u64 ltag                             : 24;
		u64 good_utag                        : 8;
		u64 bad_utag                         : 8;
		u64 flow_tagw                        : 6;
		u64 reserved_366_383                 : 18;
		u64 octs                             : 48;
		u64 reserved_432_447                 : 16;
		u64 pkts                             : 48;
		u64 reserved_496_511                 : 16;
		u64 drop_octs                        : 48;
		u64 reserved_560_575                 : 16;
		u64 drop_pkts                        : 48;
		u64 reserved_624_639                 : 16;
		u64 re_pkts                          : 48;
		u64 reserved_688_702                 : 15;
		u64 ena_copy                         : 1;
		u64 reserved_704_739                 : 36;
		u64 rq_int                           : 8;
		u64 rq_int_ena                       : 8;
		u64 qint_idx                         : 7;
		u64 reserved_763_767                 : 5;
		u64 reserved_768_831                 : 64;
		u64 reserved_832_895                 : 64;
		u64 reserved_896_959                 : 64;
		u64 reserved_960_1023                : 64;
	} s;
	/* struct nix_rq_ctx_hw_s_s cn; */
};

/**
 * Structure nix_rq_ctx_s
 *
 * NIX Receive Queue Context Structure This structure specifies the
 * format used by software to read and write an RQ context with the NIX
 * admin queue.
 */
union nix_rq_ctx_s {
	u64 u[16];
	struct nix_rq_ctx_s_s {
		u64 ena                              : 1;
		u64 sso_ena                          : 1;
		u64 ipsech_ena                       : 1;
		u64 ena_wqwd                         : 1;
		u64 cq                               : 20;
		u64 substream                        : 20;
		u64 wqe_aura                         : 20;
		u64 spb_aura                         : 20;
		u64 lpb_aura                         : 20;
		u64 sso_grp                          : 10;
		u64 sso_tt                           : 2;
		u64 pb_caching                       : 2;
		u64 wqe_caching                      : 1;
		u64 xqe_drop_ena                     : 1;
		u64 spb_drop_ena                     : 1;
		u64 lpb_drop_ena                     : 1;
		u64 reserved_122_127                 : 6;
		u64 reserved_128_139                 : 12;
		u64 spb_sizem1                       : 6;
		u64 wqe_skip                         : 2;
		u64 reserved_148_150                 : 3;
		u64 spb_ena                          : 1;
		u64 lpb_sizem1                       : 12;
		u64 first_skip                       : 7;
		u64 reserved_171                     : 1;
		u64 later_skip                       : 6;
		u64 xqe_imm_size                     : 6;
		u64 reserved_184_189                 : 6;
		u64 xqe_imm_copy                     : 1;
		u64 xqe_hdr_split                    : 1;
		u64 xqe_drop                         : 8;
		u64 xqe_pass                         : 8;
		u64 wqe_pool_drop                    : 8;
		u64 wqe_pool_pass                    : 8;
		u64 spb_aura_drop                    : 8;
		u64 spb_aura_pass                    : 8;
		u64 spb_pool_drop                    : 8;
		u64 spb_pool_pass                    : 8;
		u64 lpb_aura_drop                    : 8;
		u64 lpb_aura_pass                    : 8;
		u64 lpb_pool_drop                    : 8;
		u64 lpb_pool_pass                    : 8;
		u64 reserved_288_291                 : 4;
		u64 rq_int                           : 8;
		u64 rq_int_ena                       : 8;
		u64 qint_idx                         : 7;
		u64 reserved_315_319                 : 5;
		u64 ltag                             : 24;
		u64 good_utag                        : 8;
		u64 bad_utag                         : 8;
		u64 flow_tagw                        : 6;
		u64 reserved_366_383                 : 18;
		u64 octs                             : 48;
		u64 reserved_432_447                 : 16;
		u64 pkts                             : 48;
		u64 reserved_496_511                 : 16;
		u64 drop_octs                        : 48;
		u64 reserved_560_575                 : 16;
		u64 drop_pkts                        : 48;
		u64 reserved_624_639                 : 16;
		u64 re_pkts                          : 48;
		u64 reserved_688_703                 : 16;
		u64 reserved_704_767                 : 64;
		u64 reserved_768_831                 : 64;
		u64 reserved_832_895                 : 64;
		u64 reserved_896_959                 : 64;
		u64 reserved_960_1023                : 64;
	} s;
	/* struct nix_rq_ctx_s_s cn; */
};

/**
 * Structure nix_rsse_s
 *
 * NIX Receive Side Scaling Entry Structure This structure specifies the
 * format of each hardware entry in the NIX RSS tables in NDC/LLC/DRAM.
 * See NIX_AF_LF()_RSS_BASE and NIX_AF_LF()_RSS_GRP(). Software uses the
 * same structure format to read and write an RSS table entry with the
 * NIX admin queue.
 */
union nix_rsse_s {
	u32 u;
	struct nix_rsse_s_s {
		u32 rq                               : 20;
		u32 reserved_20_31                   : 12;
	} s;
	/* struct nix_rsse_s_s cn; */
};

/**
 * Structure nix_rx_action_s
 *
 * NIX Receive Action Structure This structure defines the format of
 * NPC_RESULT_S[ACTION] for a receive packet.
 */
union nix_rx_action_s {
	u64 u;
	struct nix_rx_action_s_s {
		u64 op                               : 4;
		u64 pf_func                          : 16;
		u64 index                            : 20;
		u64 match_id                         : 16;
		u64 flow_key_alg                     : 5;
		u64 reserved_61_63                   : 3;
	} s;
	/* struct nix_rx_action_s_s cn; */
};

/**
 * Structure nix_rx_imm_s
 *
 * NIX Receive Immediate Subdescriptor Structure The receive immediate
 * subdescriptor indicates that bytes immediately following this
 * NIX_RX_IMM_S (after skipping [APAD] bytes) were saved from the
 * received packet. The next subdescriptor following this NIX_RX_IMM_S
 * (when one exists) will follow the immediate bytes, after rounding up
 * the address to a multiple of 16 bytes.
 */
union nix_rx_imm_s {
	u64 u;
	struct nix_rx_imm_s_s {
		u64 size                             : 16;
		u64 apad                             : 3;
		u64 reserved_19_59                   : 41;
		u64 subdc                            : 4;
	} s;
	/* struct nix_rx_imm_s_s cn; */
};

/**
 * Structure nix_rx_mce_s
 *
 * NIX Receive Multicast/Mirror Entry Structure This structure specifies
 * the format of entries in the NIX receive multicast/mirror table
 * maintained by hardware in NDC/LLC/DRAM. See NIX_AF_RX_MCAST_BASE and
 * NIX_AF_RX_MCAST_CFG. Note the table may contain both multicast and
 * mirror replication lists. Software uses the same structure format to
 * read and write a multicast/mirror table entry with the NIX admin
 * queue.
 */
union nix_rx_mce_s {
	u64 u;
	struct nix_rx_mce_s_s {
		u64 op                               : 2;
		u64 reserved_2                       : 1;
		u64 eol                              : 1;
		u64 index                            : 20;
		u64 reserved_24_31                   : 8;
		u64 pf_func                          : 16;
		u64 next                             : 16;
	} s;
	/* struct nix_rx_mce_s_s cn; */
};

/**
 * Structure nix_rx_parse_s
 *
 * NIX Receive Parse Structure This structure contains the receive packet
 * parse result. It immediately follows NIX_CQE_HDR_S in a receive CQE,
 * or NIX_WQE_HDR_S in a receive WQE. Stored in memory as little-endian
 * unless NIX_AF_LF()_CFG[BE] is set.  Header layers are always 2-byte
 * aligned, so all header pointers in this structure ([EOH_PTR], [LAPTR]
 * through [LHPTR], [VTAG*_PTR]) are even.
 */
union nix_rx_parse_s {
	u64 u[7];
	struct nix_rx_parse_s_s {
		u64 chan                             : 12;
		u64 desc_sizem1                      : 5;
		u64 imm_copy                         : 1;
		u64 express                          : 1;
		u64 wqwd                             : 1;
		u64 errlev                           : 4;
		u64 errcode                          : 8;
		u64 latype                           : 4;
		u64 lbtype                           : 4;
		u64 lctype                           : 4;
		u64 ldtype                           : 4;
		u64 letype                           : 4;
		u64 lftype                           : 4;
		u64 lgtype                           : 4;
		u64 lhtype                           : 4;
		u64 pkt_lenm1                        : 16;
		u64 l2m                              : 1;
		u64 l2b                              : 1;
		u64 l3m                              : 1;
		u64 l3b                              : 1;
		u64 vtag0_valid                      : 1;
		u64 vtag0_gone                       : 1;
		u64 vtag1_valid                      : 1;
		u64 vtag1_gone                       : 1;
		u64 pkind                            : 6;
		u64 reserved_94_95                   : 2;
		u64 vtag0_tci                        : 16;
		u64 vtag1_tci                        : 16;
		u64 laflags                          : 8;
		u64 lbflags                          : 8;
		u64 lcflags                          : 8;
		u64 ldflags                          : 8;
		u64 leflags                          : 8;
		u64 lfflags                          : 8;
		u64 lgflags                          : 8;
		u64 lhflags                          : 8;
		u64 eoh_ptr                          : 8;
		u64 wqe_aura                         : 20;
		u64 pb_aura                          : 20;
		u64 match_id                         : 16;
		u64 laptr                            : 8;
		u64 lbptr                            : 8;
		u64 lcptr                            : 8;
		u64 ldptr                            : 8;
		u64 leptr                            : 8;
		u64 lfptr                            : 8;
		u64 lgptr                            : 8;
		u64 lhptr                            : 8;
		u64 vtag0_ptr                        : 8;
		u64 vtag1_ptr                        : 8;
		u64 flow_key_alg                     : 5;
		u64 reserved_341_383                 : 43;
		u64 reserved_384_447                 : 64;
	} s;
	/* struct nix_rx_parse_s_s cn; */
};

/**
 * Structure nix_rx_sg_s
 *
 * NIX Receive Scatter/Gather Subdescriptor Structure The receive
 * scatter/gather subdescriptor specifies one to three segments of packet
 * data bytes. There may be multiple NIX_RX_SG_Ss in each NIX receive
 * descriptor.  NIX_RX_SG_S is immediately followed by one NIX_IOVA_S
 * word when [SEGS] = 1, three NIX_IOVA_S words when [SEGS] \>= 2. Each
 * NIX_IOVA_S word specifies the LF IOVA of first packet data byte in the
 * corresponding segment; first NIX_IOVA_S word for segment 1, second
 * word for segment 2, third word for segment 3. Note the third word is
 * present when [SEGS] \>= 2 but only valid when [SEGS] = 3.
 */
union nix_rx_sg_s {
	u64 u;
	struct nix_rx_sg_s_s {
		u64 seg1_size                        : 16;
		u64 seg2_size                        : 16;
		u64 seg3_size                        : 16;
		u64 segs                             : 2;
		u64 reserved_50_59                   : 10;
		u64 subdc                            : 4;
	} s;
	/* struct nix_rx_sg_s_s cn; */
};

/**
 * Structure nix_rx_vtag_action_s
 *
 * NIX Receive Vtag Action Structure This structure defines the format of
 * NPC_RESULT_S[VTAG_ACTION] for a receive packet. It specifies up to two
 * Vtags (e.g. C-VLAN/S-VLAN tags, 802.1BR E-TAG) for optional capture
 * and/or stripping.
 */
union nix_rx_vtag_action_s {
	u64 u;
	struct nix_rx_vtag_action_s_s {
		u64 vtag0_relptr                     : 8;
		u64 vtag0_lid                        : 3;
		u64 reserved_11                      : 1;
		u64 vtag0_type                       : 3;
		u64 vtag0_valid                      : 1;
		u64 reserved_16_31                   : 16;
		u64 vtag1_relptr                     : 8;
		u64 vtag1_lid                        : 3;
		u64 reserved_43                      : 1;
		u64 vtag1_type                       : 3;
		u64 vtag1_valid                      : 1;
		u64 reserved_48_63                   : 16;
	} s;
	/* struct nix_rx_vtag_action_s_s cn; */
};

/**
 * Structure nix_send_comp_s
 *
 * NIX Send Completion Structure This structure immediately follows
 * NIX_CQE_HDR_S in a send completion CQE.
 */
union nix_send_comp_s {
	u64 u;
	struct nix_send_comp_s_s {
		u64 status                           : 8;
		u64 sqe_id                           : 16;
		u64 reserved_24_63                   : 40;
	} s;
	/* struct nix_send_comp_s_s cn; */
};

/**
 * Structure nix_send_crc_s
 *
 * NIX Send CRC Subdescriptor Structure The send CRC subdescriptor
 * specifies a CRC calculation be performed during transmission. Ignored
 * when present in a send descriptor with NIX_SEND_EXT_S[LSO] set. There
 * may be up to two NIX_SEND_CRC_Ss per send descriptor.  NIX_SEND_CRC_S
 * constraints: * When present, NIX_SEND_CRC_S subdescriptors must
 * precede all NIX_SEND_SG_S, NIX_SEND_IMM_S and NIX_SEND_MEM_S
 * subdescriptors in the send descriptor. * NIX_SEND_CRC_S subdescriptors
 * must follow the same order as their checksum and insert regions in the
 * packet, i.e. the checksum and insert regions of a NIX_SEND_CRC_S must
 * come after the checksum and insert regions of a preceding
 * NIX_SEND_CRC_S. There must be no overlap between any NIX_SEND_CRC_S
 * checksum and insert regions. * If either
 * NIX_SEND_HDR_S[OL4TYPE,IL4TYPE] = NIX_SENDL4TYPE_E::SCTP_CKSUM, the
 * SCTP checksum region and NIX_SEND_CRC_S insert region must not
 * overlap, and likewise the NIX_SEND_CRC_S checksum region and SCTP
 * insert region must not overlap. * If either
 * NIX_SEND_HDR_S[OL3TYPE,IL3TYPE] = NIX_SENDL3TYPE_E::IP4_CKSUM, the
 * IPv4 header checksum region and NIX_SEND_CRC_S insert region must not
 * overlap. * Any checksums inserted by
 * NIX_SEND_HDR_S[OL3TYPE,OL4TYPE,IL3TYPE,IL4TYPE] must be outside of the
 * NIX_SEND_CRC_S checksum and insert regions.  Hardware adjusts [START],
 * [SIZE] and [INSERT] as needed to account for any VLAN inserted by
 * NIX_SEND_EXT_S[VLAN*] or Vtag inserted by NIX_TX_VTAG_ACTION_S.
 */
union nix_send_crc_s {
	u64 u[2];
	struct nix_send_crc_s_s {
		u64 size                             : 16;
		u64 start                            : 16;
		u64 insert                           : 16;
		u64 reserved_48_57                   : 10;
		u64 alg                              : 2;
		u64 subdc                            : 4;
		u64 iv                               : 32;
		u64 reserved_96_127                  : 32;
	} s;
	/* struct nix_send_crc_s_s cn; */
};

/**
 * Structure nix_send_ext_s
 *
 * NIX Send Extended Header Subdescriptor Structure The send extended
 * header specifies LSO, VLAN insertion, timestamp and/or scheduling
 * services on the packet. If present, it must immediately follow
 * NIX_SEND_HDR_S. All fields are assumed to be zero when this
 * subdescriptor is not present.
 */
union nix_send_ext_s {
	u64 u[2];
	struct nix_send_ext_s_s {
		u64 lso_mps                          : 14;
		u64 lso                              : 1;
		u64 tstmp                            : 1;
		u64 lso_sb                           : 8;
		u64 lso_format                       : 5;
		u64 reserved_29_31                   : 3;
		u64 shp_chg                          : 9;
		u64 shp_dis                          : 1;
		u64 shp_ra                           : 2;
		u64 markptr                          : 8;
		u64 markform                         : 7;
		u64 mark_en                          : 1;
		u64 subdc                            : 4;
		u64 vlan0_ins_ptr                    : 8;
		u64 vlan0_ins_tci                    : 16;
		u64 vlan1_ins_ptr                    : 8;
		u64 vlan1_ins_tci                    : 16;
		u64 vlan0_ins_ena                    : 1;
		u64 vlan1_ins_ena                    : 1;
		u64 reserved_114_127                 : 14;
	} s;
	/* struct nix_send_ext_s_s cn; */
};

/**
 * Structure nix_send_hdr_s
 *
 * NIX Send Header Subdescriptor Structure The send header is the first
 * subdescriptor of every send descriptor.
 */
union nix_send_hdr_s {
	u64 u[2];
	struct nix_send_hdr_s_s {
		u64 total                            : 18;
		u64 reserved_18                      : 1;
		u64 df                               : 1;
		u64 aura                             : 20;
		u64 sizem1                           : 3;
		u64 pnc                              : 1;
		u64 sq                               : 20;
		u64 ol3ptr                           : 8;
		u64 ol4ptr                           : 8;
		u64 il3ptr                           : 8;
		u64 il4ptr                           : 8;
		u64 ol3type                          : 4;
		u64 ol4type                          : 4;
		u64 il3type                          : 4;
		u64 il4type                          : 4;
		u64 sqe_id                           : 16;
	} s;
	/* struct nix_send_hdr_s_s cn; */
};

/**
 * Structure nix_send_imm_s
 *
 * NIX Send Immediate Subdescriptor Structure The send immediate
 * subdescriptor requests that bytes immediately following this
 * NIX_SEND_IMM_S (after skipping [APAD] bytes) are to be included in the
 * packet data. The next subdescriptor following this NIX_SEND_IMM_S
 * (when one exists) will follow the immediate bytes, after rounding up
 * the address to a multiple of 16 bytes.  There may be multiple
 * NIX_SEND_IMM_S in one NIX send descriptor. A NIX_SEND_IMM_S is ignored
 * in a NIX send descriptor if the sum of all prior
 * NIX_SEND_SG_S[SEG*_SIZE]s and NIX_SEND_IMM_S[SIZE]s meets or exceeds
 * NIX_SEND_HDR_S[TOTAL].  When NIX_SEND_EXT_S[LSO] is set in the
 * descriptor, all NIX_SEND_IMM_S bytes must be included in the first
 * NIX_SEND_EXT_S[LSO_SB] bytes of the source packet.
 */
union nix_send_imm_s {
	u64 u;
	struct nix_send_imm_s_s {
		u64 size                             : 16;
		u64 apad                             : 3;
		u64 reserved_19_59                   : 41;
		u64 subdc                            : 4;
	} s;
	/* struct nix_send_imm_s_s cn; */
};

/**
 * Structure nix_send_jump_s
 *
 * NIX Send Jump Subdescriptor Structure The send jump subdescriptor
 * selects a new address for fetching the remaining subdescriptors of a
 * send descriptor. This allows software to create a send descriptor
 * longer than SQE size selected by NIX_SQ_CTX_S[MAX_SQE_SIZE].  There
 * can be only one NIX_SEND_JUMP_S subdescriptor in a send descriptor. If
 * present, it must immediately follow NIX_SEND_HDR_S if NIX_SEND_EXT_S
 * is not present, else it must immediately follow NIX_SEND_EXT_S. In
 * either case, it must terminate the SQE enqueued by software.
 */
union nix_send_jump_s {
	u64 u[2];
	struct nix_send_jump_s_s {
		u64 sizem1                           : 7;
		u64 reserved_7_13                    : 7;
		u64 ld_type                          : 2;
		u64 aura                             : 20;
		u64 reserved_36_58                   : 23;
		u64 f                                : 1;
		u64 subdc                            : 4;
		u64 addr                             : 64;
	} s;
	/* struct nix_send_jump_s_s cn; */
};

/**
 * Structure nix_send_mem_s
 *
 * NIX Send Memory Subdescriptor Structure The send memory subdescriptor
 * atomically sets, increments or decrements a memory location.
 * NIX_SEND_MEM_S subdescriptors must follow all NIX_SEND_SG_S and
 * NIX_SEND_IMM_S subdescriptors in the NIX send descriptor. NIX will not
 * initiate the memory update for this subdescriptor until after it has
 * completed all LLC/DRAM fetches that service all prior NIX_SEND_SG_S
 * subdescriptors. The memory update is executed once, even if the packet
 * is replicated due to NIX_TX_ACTION_S[OP] = NIX_TX_ACTIONOP_E::MCAST.
 * Performance is best if a memory decrement by one is used rather than
 * any other memory set/increment/decrement. (Less internal bus bandwidth
 * is used with memory decrements by one.)  When NIX_SEND_EXT_S[LSO] is
 * set in the descriptor, NIX executes the memory update only while
 * processing the last LSO segment, after processing prior segments.
 */
union nix_send_mem_s {
	u64 u[2];
	struct nix_send_mem_s_s {
		u64 offset                           : 16;
		u64 reserved_16_52                   : 37;
		u64 wmem                             : 1;
		u64 dsz                              : 2;
		u64 alg                              : 4;
		u64 subdc                            : 4;
		u64 addr                             : 64;
	} s;
	/* struct nix_send_mem_s_s cn; */
};

/**
 * Structure nix_send_sg_s
 *
 * NIX Send Scatter/Gather Subdescriptor Structure The send
 * scatter/gather subdescriptor requests one to three segments of packet
 * data bytes to be transmitted. There may be multiple NIX_SEND_SG_Ss in
 * each NIX send descriptor.  NIX_SEND_SG_S is immediately followed by
 * one NIX_IOVA_S word when [SEGS] = 1, three NIX_IOVA_S words when
 * [SEGS] \>= 2. Each NIX_IOVA_S word specifies the LF IOVA of first
 * packet data byte in the corresponding segment; first NIX_IOVA_S word
 * for segment 1, second word for segment 2, third word for segment 3.
 * Note the third word is present when [SEGS] \>= 2 but only valid when
 * [SEGS] = 3.  If the sum of all prior NIX_SEND_SG_S[SEG*_SIZE]s and
 * NIX_SEND_IMM_S[SIZE]s meets or exceeds NIX_SEND_HDR_S[TOTAL], this
 * subdescriptor will not contribute any packet data but may free buffers
 * to NPA (see [I1]).
 */
union nix_send_sg_s {
	u64 u;
	struct nix_send_sg_s_s {
		u64 seg1_size                        : 16;
		u64 seg2_size                        : 16;
		u64 seg3_size                        : 16;
		u64 segs                             : 2;
		u64 reserved_50_54                   : 5;
		u64 i1                               : 1;
		u64 i2                               : 1;
		u64 i3                               : 1;
		u64 ld_type                          : 2;
		u64 subdc                            : 4;
	} s;
	/* struct nix_send_sg_s_s cn; */
};

/**
 * Structure nix_send_work_s
 *
 * NIX Send Work Subdescriptor Structure This subdescriptor adds work to
 * the SSO. At most one NIX_SEND_WORK_S subdescriptor can exist in the
 * NIX send descriptor. If a NIX_SEND_WORK_S exists in the descriptor, it
 * must be the last subdescriptor. NIX will not initiate the work add for
 * this subdescriptor until after (1) it has completed all LLC/DRAM
 * fetches that service all prior NIX_SEND_SG_S subdescriptors, (2) it
 * has fetched all subdescriptors in the descriptor, and (3) all
 * NIX_SEND_MEM_S[WMEM]=1 LLC/DRAM updates have completed.  Provided the
 * path of descriptors from the SQ through NIX to an output FIFO is
 * unmodified between the descriptors (as should normally be the case,
 * but it is possible for software to change the path), NIX also (1) will
 * submit the SSO add works from all descriptors in the SQ in order, and
 * (2) will not submit an SSO work add until after all prior descriptors
 * in the SQ have completed their NIX_SEND_SG_S processing, and (3) will
 * not submit an SSO work add until after it has fetched all
 * subdescriptors from prior descriptors in the SQ.  When
 * NIX_SEND_EXT_S[LSO] is set in the descriptor, NIX executes the
 * NIX_SEND_WORK_S work add only while processing the last LSO segment,
 * after processing prior segments.  Hardware ignores NIX_SEND_WORK_S
 * when NIX_SQ_CTX_S[SSO_ENA] is clear.
 */
union nix_send_work_s {
	u64 u[2];
	struct nix_send_work_s_s {
		u64 tag                              : 32;
		u64 tt                               : 2;
		u64 grp                              : 10;
		u64 reserved_44_59                   : 16;
		u64 subdc                            : 4;
		u64 addr                             : 64;
	} s;
	/* struct nix_send_work_s_s cn; */
};

/**
 * Structure nix_sq_ctx_hw_s
 *
 * NIX SQ Context Hardware Structure This structure contains context
 * state maintained by hardware for each SQ in NDC/LLC/DRAM. Software
 * uses the equivalent NIX_SQ_CTX_S structure format to read and write an
 * SQ context with the NIX admin queue. Always stored in byte invariant
 * little-endian format (LE8).
 */
union nix_sq_ctx_hw_s {
	u64 u[16];
	struct nix_sq_ctx_hw_s_s {
		u64 ena                              : 1;
		u64 substream                        : 20;
		u64 max_sqe_size                     : 2;
		u64 sqe_way_mask                     : 16;
		u64 sqb_aura                         : 20;
		u64 gbl_rsvd1                        : 5;
		u64 cq_id                            : 20;
		u64 cq_ena                           : 1;
		u64 qint_idx                         : 6;
		u64 gbl_rsvd2                        : 1;
		u64 sq_int                           : 8;
		u64 sq_int_ena                       : 8;
		u64 xoff                             : 1;
		u64 sqe_stype                        : 2;
		u64 gbl_rsvd                         : 17;
		u64 head_sqb                         : 64;
		u64 head_offset                      : 6;
		u64 sqb_dequeue_count                : 16;
		u64 default_chan                     : 12;
		u64 sdp_mcast                        : 1;
		u64 sso_ena                          : 1;
		u64 dse_rsvd1                        : 28;
		u64 sqb_enqueue_count                : 16;
		u64 tail_offset                      : 6;
		u64 lmt_dis                          : 1;
		u64 smq_rr_quantum                   : 24;
		u64 dnq_rsvd1                        : 17;
		u64 tail_sqb                         : 64;
		u64 next_sqb                         : 64;
		u64 mnq_dis                          : 1;
		u64 smq                              : 9;
		u64 smq_pend                         : 1;
		u64 smq_next_sq                      : 20;
		u64 smq_next_sq_vld                  : 1;
		u64 scm1_rsvd2                       : 32;
		u64 smenq_sqb                        : 64;
		u64 smenq_offset                     : 6;
		u64 cq_limit                         : 8;
		u64 smq_rr_count                     : 25;
		u64 scm_lso_rem                      : 18;
		u64 scm_dq_rsvd0                     : 7;
		u64 smq_lso_segnum                   : 8;
		u64 vfi_lso_total                    : 18;
		u64 vfi_lso_sizem1                   : 3;
		u64 vfi_lso_sb                       : 8;
		u64 vfi_lso_mps                      : 14;
		u64 vfi_lso_vlan0_ins_ena            : 1;
		u64 vfi_lso_vlan1_ins_ena            : 1;
		u64 vfi_lso_vld                      : 1;
		u64 smenq_next_sqb_vld               : 1;
		u64 scm_dq_rsvd1                     : 9;
		u64 smenq_next_sqb                   : 64;
		u64 seb_rsvd1                        : 64;
		u64 drop_pkts                        : 48;
		u64 drop_octs_lsw                    : 16;
		u64 drop_octs_msw                    : 32;
		u64 pkts_lsw                         : 32;
		u64 pkts_msw                         : 16;
		u64 octs                             : 48;
	} s;
	/* struct nix_sq_ctx_hw_s_s cn; */
};

/**
 * Structure nix_sq_ctx_s
 *
 * NIX Send Queue Context Structure This structure specifies the format
 * used by software with the NIX admin queue to read and write a send
 * queue's NIX_SQ_CTX_HW_S structure maintained by hardware in
 * NDC/LLC/DRAM.  The SQ statistics ([OCTS], [PKTS], [DROP_OCTS],
 * [DROP_PKTS]) do not account for packet replication due to
 * NIX_TX_ACTION_S[OP] = NIX_TX_ACTIONOP_E::MCAST.
 */
union nix_sq_ctx_s {
	u64 u[16];
	struct nix_sq_ctx_s_s {
		u64 ena                              : 1;
		u64 qint_idx                         : 6;
		u64 substream                        : 20;
		u64 sdp_mcast                        : 1;
		u64 cq                               : 20;
		u64 sqe_way_mask                     : 16;
		u64 smq                              : 9;
		u64 cq_ena                           : 1;
		u64 xoff                             : 1;
		u64 sso_ena                          : 1;
		u64 smq_rr_quantum                   : 24;
		u64 default_chan                     : 12;
		u64 sqb_count                        : 16;
		u64 smq_rr_count                     : 25;
		u64 sqb_aura                         : 20;
		u64 sq_int                           : 8;
		u64 sq_int_ena                       : 8;
		u64 sqe_stype                        : 2;
		u64 reserved_191                     : 1;
		u64 max_sqe_size                     : 2;
		u64 cq_limit                         : 8;
		u64 lmt_dis                          : 1;
		u64 mnq_dis                          : 1;
		u64 smq_next_sq                      : 20;
		u64 smq_lso_segnum                   : 8;
		u64 tail_offset                      : 6;
		u64 smenq_offset                     : 6;
		u64 head_offset                      : 6;
		u64 smenq_next_sqb_vld               : 1;
		u64 smq_pend                         : 1;
		u64 smq_next_sq_vld                  : 1;
		u64 reserved_253_255                 : 3;
		u64 next_sqb                         : 64;
		u64 tail_sqb                         : 64;
		u64 smenq_sqb                        : 64;
		u64 smenq_next_sqb                   : 64;
		u64 head_sqb                         : 64;
		u64 reserved_576_583                 : 8;
		u64 vfi_lso_total                    : 18;
		u64 vfi_lso_sizem1                   : 3;
		u64 vfi_lso_sb                       : 8;
		u64 vfi_lso_mps                      : 14;
		u64 vfi_lso_vlan0_ins_ena            : 1;
		u64 vfi_lso_vlan1_ins_ena            : 1;
		u64 vfi_lso_vld                      : 1;
		u64 reserved_630_639                 : 10;
		u64 scm_lso_rem                      : 18;
		u64 reserved_658_703                 : 46;
		u64 octs                             : 48;
		u64 reserved_752_767                 : 16;
		u64 pkts                             : 48;
		u64 reserved_816_831                 : 16;
		u64 reserved_832_895                 : 64;
		u64 drop_octs                        : 48;
		u64 reserved_944_959                 : 16;
		u64 drop_pkts                        : 48;
		u64 reserved_1008_1023               : 16;
	} s;
	/* struct nix_sq_ctx_s_s cn; */
};

/**
 * Structure nix_tx_action_s
 *
 * NIX Transmit Action Structure This structure defines the format of
 * NPC_RESULT_S[ACTION] for a transmit packet.
 */
union nix_tx_action_s {
	u64 u;
	struct nix_tx_action_s_s {
		u64 op                               : 4;
		u64 reserved_4_11                    : 8;
		u64 index                            : 20;
		u64 match_id                         : 16;
		u64 reserved_48_63                   : 16;
	} s;
	/* struct nix_tx_action_s_s cn; */
};

/**
 * Structure nix_tx_vtag_action_s
 *
 * NIX Transmit Vtag Action Structure This structure defines the format
 * of NPC_RESULT_S[VTAG_ACTION] for a transmit packet. It specifies the
 * optional insertion or replacement of up to two Vtags (e.g.
 * C-VLAN/S-VLAN tags, 802.1BR E-TAG).  If two Vtags are specified: * The
 * Vtag 0 byte offset from packet start (see [VTAG0_RELPTR]) must be less
 * than or equal to the Vtag 1 byte offset. * Hardware executes the Vtag
 * 0 action first, Vtag 1 action second. * If Vtag 0 is inserted,
 * hardware adjusts the Vtag 1 byte offset accordingly. Thus, if the two
 * offsets are equal in the structure, hardware inserts Vtag 1
 * immediately after Vtag 0 in the packet.  A Vtag must not be inserted
 * or replaced within an outer or inner L3/L4 header, but may be inserted
 * or replaced within an outer L4 payload.
 */
union nix_tx_vtag_action_s {
	u64 u;
	struct nix_tx_vtag_action_s_s {
		u64 vtag0_relptr                     : 8;
		u64 vtag0_lid                        : 3;
		u64 reserved_11                      : 1;
		u64 vtag0_op                         : 2;
		u64 reserved_14_15                   : 2;
		u64 vtag0_def                        : 10;
		u64 reserved_26_31                   : 6;
		u64 vtag1_relptr                     : 8;
		u64 vtag1_lid                        : 3;
		u64 reserved_43                      : 1;
		u64 vtag1_op                         : 2;
		u64 reserved_46_47                   : 2;
		u64 vtag1_def                        : 10;
		u64 reserved_58_63                   : 6;
	} s;
	/* struct nix_tx_vtag_action_s_s cn; */
};

/**
 * Structure nix_wqe_hdr_s
 *
 * NIX Work Queue Entry Header Structure This 64-bit structure defines
 * the first word of every receive WQE generated by NIX. It is
 * immediately followed by NIX_RX_PARSE_S. Stored in memory as little-
 * endian unless NIX_AF_LF()_CFG[BE] is set.
 */
union nix_wqe_hdr_s {
	u64 u;
	struct nix_wqe_hdr_s_s {
		u64 tag                              : 32;
		u64 tt                               : 2;
		u64 grp                              : 10;
		u64 node                             : 2;
		u64 q                                : 14;
		u64 wqe_type                         : 4;
	} s;
	/* struct nix_wqe_hdr_s_s cn; */
};

/**
 * Register (RVU_PF_BAR0) nix#_af_aq_base
 *
 * NIX AF Admin Queue Base Address Register
 */
union nixx_af_aq_base {
	u64 u;
	struct nixx_af_aq_base_s {
		u64 reserved_0_6                     : 7;
		u64 base_addr                        : 46;
		u64 reserved_53_63                   : 11;
	} s;
	/* struct nixx_af_aq_base_s cn; */
};

static inline u64 NIXX_AF_AQ_BASE(void)
	__attribute__ ((pure, always_inline));
static inline u64 NIXX_AF_AQ_BASE(void)
{
	return 0x410;
}

/**
 * Register (RVU_PF_BAR0) nix#_af_aq_cfg
 *
 * NIX AF Admin Queue Configuration Register
 */
union nixx_af_aq_cfg {
	u64 u;
	struct nixx_af_aq_cfg_s {
		u64 qsize                            : 4;
		u64 reserved_4_63                    : 60;
	} s;
	/* struct nixx_af_aq_cfg_s cn; */
};

static inline u64 NIXX_AF_AQ_CFG(void)
	__attribute__ ((pure, always_inline));
static inline u64 NIXX_AF_AQ_CFG(void)
{
	return 0x400;
}

/**
 * Register (RVU_PF_BAR0) nix#_af_aq_done
 *
 * NIX AF Admin Queue Done Count Register
 */
union nixx_af_aq_done {
	u64 u;
	struct nixx_af_aq_done_s {
		u64 done                             : 20;
		u64 reserved_20_63                   : 44;
	} s;
	/* struct nixx_af_aq_done_s cn; */
};

static inline u64 NIXX_AF_AQ_DONE(void)
	__attribute__ ((pure, always_inline));
static inline u64 NIXX_AF_AQ_DONE(void)
{
	return 0x450;
}

/**
 * Register (RVU_PF_BAR0) nix#_af_aq_done_ack
 *
 * NIX AF Admin Queue Done Count Ack Register This register is written by
 * software to acknowledge interrupts.
 */
union nixx_af_aq_done_ack {
	u64 u;
	struct nixx_af_aq_done_ack_s {
		u64 done_ack                         : 20;
		u64 reserved_20_63                   : 44;
	} s;
	/* struct nixx_af_aq_done_ack_s cn; */
};

static inline u64 NIXX_AF_AQ_DONE_ACK(void)
	__attribute__ ((pure, always_inline));
static inline u64 NIXX_AF_AQ_DONE_ACK(void)
{
	return 0x460;
}

/**
 * Register (RVU_PF_BAR0) nix#_af_aq_done_ena_w1c
 *
 * NIX AF Admin Queue Done Interrupt Enable Clear Register
 */
union nixx_af_aq_done_ena_w1c {
	u64 u;
	struct nixx_af_aq_done_ena_w1c_s {
		u64 done                             : 1;
		u64 reserved_1_63                    : 63;
	} s;
	/* struct nixx_af_aq_done_ena_w1c_s cn; */
};

static inline u64 NIXX_AF_AQ_DONE_ENA_W1C(void)
	__attribute__ ((pure, always_inline));
static inline u64 NIXX_AF_AQ_DONE_ENA_W1C(void)
{
	return 0x498;
}

/**
 * Register (RVU_PF_BAR0) nix#_af_aq_done_ena_w1s
 *
 * NIX AF Admin Queue Done Interrupt Enable Set Register
 */
union nixx_af_aq_done_ena_w1s {
	u64 u;
	struct nixx_af_aq_done_ena_w1s_s {
		u64 done                             : 1;
		u64 reserved_1_63                    : 63;
	} s;
	/* struct nixx_af_aq_done_ena_w1s_s cn; */
};

static inline u64 NIXX_AF_AQ_DONE_ENA_W1S(void)
	__attribute__ ((pure, always_inline));
static inline u64 NIXX_AF_AQ_DONE_ENA_W1S(void)
{
	return 0x490;
}

/**
 * Register (RVU_PF_BAR0) nix#_af_aq_done_int
 *
 * INTERNAL: NIX AF Admin Queue Done Interrupt Register
 */
union nixx_af_aq_done_int {
	u64 u;
	struct nixx_af_aq_done_int_s {
		u64 done                             : 1;
		u64 reserved_1_63                    : 63;
	} s;
	/* struct nixx_af_aq_done_int_s cn; */
};

static inline u64 NIXX_AF_AQ_DONE_INT(void)
	__attribute__ ((pure, always_inline));
static inline u64 NIXX_AF_AQ_DONE_INT(void)
{
	return 0x480;
}

/**
 * Register (RVU_PF_BAR0) nix#_af_aq_done_int_w1s
 *
 * INTERNAL: NIX AF Admin Queue Done Interrupt Set Register
 */
union nixx_af_aq_done_int_w1s {
	u64 u;
	struct nixx_af_aq_done_int_w1s_s {
		u64 done                             : 1;
		u64 reserved_1_63                    : 63;
	} s;
	/* struct nixx_af_aq_done_int_w1s_s cn; */
};

static inline u64 NIXX_AF_AQ_DONE_INT_W1S(void)
	__attribute__ ((pure, always_inline));
static inline u64 NIXX_AF_AQ_DONE_INT_W1S(void)
{
	return 0x488;
}

/**
 * Register (RVU_PF_BAR0) nix#_af_aq_done_timer
 *
 * NIX AF Admin Queue Done Interrupt Timer Register
 */
union nixx_af_aq_done_timer {
	u64 u;
	struct nixx_af_aq_done_timer_s {
		u64 count                            : 16;
		u64 reserved_16_63                   : 48;
	} s;
	/* struct nixx_af_aq_done_timer_s cn; */
};

static inline u64 NIXX_AF_AQ_DONE_TIMER(void)
	__attribute__ ((pure, always_inline));
static inline u64 NIXX_AF_AQ_DONE_TIMER(void)
{
	return 0x470;
}

/**
 * Register (RVU_PF_BAR0) nix#_af_aq_done_wait
 *
 * NIX AF Admin Queue Done Interrupt Coalescing Wait Register Specifies
 * the queue interrupt coalescing settings.
 */
union nixx_af_aq_done_wait {
	u64 u;
	struct nixx_af_aq_done_wait_s {
		u64 num_wait                         : 20;
		u64 reserved_20_31                   : 12;
		u64 time_wait                        : 16;
		u64 reserved_48_63                   : 16;
	} s;
	/* struct nixx_af_aq_done_wait_s cn; */
};

static inline u64 NIXX_AF_AQ_DONE_WAIT(void)
	__attribute__ ((pure, always_inline));
static inline u64 NIXX_AF_AQ_DONE_WAIT(void)
{
	return 0x440;
}

/**
 * Register (RVU_PF_BAR0) nix#_af_aq_door
 *
 * NIX AF Admin Queue Doorbell Register Software writes to this register
 * to enqueue entries to AQ.
 */
union nixx_af_aq_door {
	u64 u;
	struct nixx_af_aq_door_s {
		u64 count                            : 16;
		u64 reserved_16_63                   : 48;
	} s;
	/* struct nixx_af_aq_door_s cn; */
};

static inline u64 NIXX_AF_AQ_DOOR(void)
	__attribute__ ((pure, always_inline));
static inline u64 NIXX_AF_AQ_DOOR(void)
{
	return 0x430;
}

/**
 * Register (RVU_PF_BAR0) nix#_af_aq_status
 *
 * NIX AF Admin Queue Status Register
 */
union nixx_af_aq_status {
	u64 u;
	struct nixx_af_aq_status_s {
		u64 reserved_0_3                     : 4;
		u64 head_ptr                         : 20;
		u64 reserved_24_35                   : 12;
		u64 tail_ptr                         : 20;
		u64 reserved_56_61                   : 6;
		u64 aq_busy                          : 1;
		u64 aq_err                           : 1;
	} s;
	struct nixx_af_aq_status_cn {
		u64 reserved_0_3                     : 4;
		u64 head_ptr                         : 20;
		u64 reserved_24_31                   : 8;
		u64 reserved_32_35                   : 4;
		u64 tail_ptr                         : 20;
		u64 reserved_56_61                   : 6;
		u64 aq_busy                          : 1;
		u64 aq_err                           : 1;
	} cn;
};

static inline u64 NIXX_AF_AQ_STATUS(void)
	__attribute__ ((pure, always_inline));
static inline u64 NIXX_AF_AQ_STATUS(void)
{
	return 0x420;
}

/**
 * Register (RVU_PF_BAR0) nix#_af_avg_delay
 *
 * NIX AF Queue Average Delay Register
 */
union nixx_af_avg_delay {
	u64 u;
	struct nixx_af_avg_delay_s {
		u64 avg_dly                          : 19;
		u64 reserved_19_23                   : 5;
		u64 avg_timer                        : 16;
		u64 reserved_40_63                   : 24;
	} s;
	/* struct nixx_af_avg_delay_s cn; */
};

static inline u64 NIXX_AF_AVG_DELAY(void)
	__attribute__ ((pure, always_inline));
static inline u64 NIXX_AF_AVG_DELAY(void)
{
	return 0xe0;
}

/**
 * Register (RVU_PF_BAR0) nix#_af_bar2_alias#
 *
 * NIX Admin Function  BAR2 Alias Registers These registers alias to the
 * NIX BAR2 registers for the PF and function selected by
 * NIX_AF_BAR2_SEL[PF_FUNC].  Internal: Not implemented. Placeholder for
 * bug33464.
 */
union nixx_af_bar2_aliasx {
	u64 u;
	struct nixx_af_bar2_aliasx_s {
		u64 data                             : 64;
	} s;
	/* struct nixx_af_bar2_aliasx_s cn; */
};

static inline u64 NIXX_AF_BAR2_ALIASX(u64 a)
	__attribute__ ((pure, always_inline));
static inline u64 NIXX_AF_BAR2_ALIASX(u64 a)
{
	return 0x9100000 + 8 * a;
}

/**
 * Register (RVU_PF_BAR0) nix#_af_bar2_sel
 *
 * NIX Admin Function BAR2 Select Register This register configures BAR2
 * accesses from the NIX_AF_BAR2_ALIAS() registers in BAR0. Internal: Not
 * implemented. Placeholder for bug33464.
 */
union nixx_af_bar2_sel {
	u64 u;
	struct nixx_af_bar2_sel_s {
		u64 alias_pf_func                    : 16;
		u64 alias_ena                        : 1;
		u64 reserved_17_63                   : 47;
	} s;
	/* struct nixx_af_bar2_sel_s cn; */
};

static inline u64 NIXX_AF_BAR2_SEL(void)
	__attribute__ ((pure, always_inline));
static inline u64 NIXX_AF_BAR2_SEL(void)
{
	return 0x9000000;
}

/**
 * Register (RVU_PF_BAR0) nix#_af_blk_rst
 *
 * NIX AF Block Reset Register
 */
union nixx_af_blk_rst {
	u64 u;
	struct nixx_af_blk_rst_s {
		u64 rst                              : 1;
		u64 reserved_1_62                    : 62;
		u64 busy                             : 1;
	} s;
	/* struct nixx_af_blk_rst_s cn; */
};

static inline u64 NIXX_AF_BLK_RST(void)
	__attribute__ ((pure, always_inline));
static inline u64 NIXX_AF_BLK_RST(void)
{
	return 0xb0;
}

/**
 * Register (RVU_PF_BAR0) nix#_af_cfg
 *
 * NIX AF General Configuration Register
 */
union nixx_af_cfg {
	u64 u;
	struct nixx_af_cfg_s {
		u64 force_cond_clk_en                : 1;
		u64 force_rx_gbl_clk_en              : 1;
		u64 force_rx_strm_clk_en             : 1;
		u64 force_cqm_clk_en                 : 1;
		u64 force_seb_clk_en                 : 1;
		u64 force_sqm_clk_en                 : 1;
		u64 force_pse_clk_en                 : 1;
		u64 reserved_7                       : 1;
		u64 af_be                            : 1;
		u64 calibrate_x2p                    : 1;
		u64 force_intf_clk_en                : 1;
		u64 reserved_11_63                   : 53;
	} s;
	/* struct nixx_af_cfg_s cn; */
};

static inline u64 NIXX_AF_CFG(void)
	__attribute__ ((pure, always_inline));
static inline u64 NIXX_AF_CFG(void)
{
	return 0;
}

/**
 * Register (RVU_PF_BAR0) nix#_af_cint_delay
 *
 * NIX AF Completion Interrupt Delay Register
 */
union nixx_af_cint_delay {
	u64 u;
	struct nixx_af_cint_delay_s {
		u64 cint_dly                         : 10;
		u64 reserved_10_15                   : 6;
		u64 cint_timer                       : 16;
		u64 reserved_32_63                   : 32;
	} s;
	/* struct nixx_af_cint_delay_s cn; */
};

static inline u64 NIXX_AF_CINT_DELAY(void)
	__attribute__ ((pure, always_inline));
static inline u64 NIXX_AF_CINT_DELAY(void)
{
	return 0xf0;
}

/**
 * Register (RVU_PF_BAR0) nix#_af_cint_timer#
 *
 * NIX AF Completion Interrupt Timer Registers
 */
union nixx_af_cint_timerx {
	u64 u;
	struct nixx_af_cint_timerx_s {
		u64 expir_time                       : 16;
		u64 cint                             : 7;
		u64 reserved_23                      : 1;
		u64 lf                               : 8;
		u64 active                           : 1;
		u64 reserved_33_63                   : 31;
	} s;
	/* struct nixx_af_cint_timerx_s cn; */
};

static inline u64 NIXX_AF_CINT_TIMERX(u64 a)
	__attribute__ ((pure, always_inline));
static inline u64 NIXX_AF_CINT_TIMERX(u64 a)
{
	return 0x1a40 + 0x40000 * a;
}

/**
 * Register (RVU_PF_BAR0) nix#_af_const
 *
 * NIX AF Constants Register This register contains constants for
 * software discovery.
 */
union nixx_af_const {
	u64 u;
	struct nixx_af_const_s {
		u64 cgx_lmac_channels                : 8;
		u64 cgx_lmacs                        : 4;
		u64 num_cgx                          : 4;
		u64 lbk_channels                     : 8;
		u64 num_lbk                          : 4;
		u64 num_sdp                          : 4;
		u64 reserved_32_47                   : 16;
		u64 links                            : 8;
		u64 intfs                            : 4;
		u64 reserved_60_63                   : 4;
	} s;
	/* struct nixx_af_const_s cn; */
};

static inline u64 NIXX_AF_CONST(void)
	__attribute__ ((pure, always_inline));
static inline u64 NIXX_AF_CONST(void)
{
	return 0x20;
}

/**
 * Register (RVU_PF_BAR0) nix#_af_const1
 *
 * NIX AF Constants 1 Register This register contains constants for
 * software discovery.
 */
union nixx_af_const1 {
	u64 u;
	struct nixx_af_const1_s {
		u64 sdp_channels                     : 12;
		u64 rx_bpids                         : 12;
		u64 lf_tx_stats                      : 8;
		u64 lf_rx_stats                      : 8;
		u64 lso_format_fields                : 8;
		u64 lso_formats                      : 8;
		u64 reserved_56_63                   : 8;
	} s;
	/* struct nixx_af_const1_s cn; */
};

static inline u64 NIXX_AF_CONST1(void)
	__attribute__ ((pure, always_inline));
static inline u64 NIXX_AF_CONST1(void)
{
	return 0x28;
}

/**
 * Register (RVU_PF_BAR0) nix#_af_const2
 *
 * NIX AF Constants 2 Register This register contains constants for
 * software discovery.
 */
union nixx_af_const2 {
	u64 u;
	struct nixx_af_const2_s {
		u64 lfs                              : 12;
		u64 qints                            : 12;
		u64 cints                            : 12;
		u64 reserved_36_63                   : 28;
	} s;
	/* struct nixx_af_const2_s cn; */
};

static inline u64 NIXX_AF_CONST2(void)
	__attribute__ ((pure, always_inline));
static inline u64 NIXX_AF_CONST2(void)
{
	return 0x30;
}

/**
 * Register (RVU_PF_BAR0) nix#_af_const3
 *
 * NIX AF Constants 2 Register This register contains constants for
 * software discovery.
 */
union nixx_af_const3 {
	u64 u;
	struct nixx_af_const3_s {
		u64 sq_ctx_log2bytes                 : 4;
		u64 rq_ctx_log2bytes                 : 4;
		u64 cq_ctx_log2bytes                 : 4;
		u64 rsse_log2bytes                   : 4;
		u64 mce_log2bytes                    : 4;
		u64 qint_log2bytes                   : 4;
		u64 cint_log2bytes                   : 4;
		u64 dyno_log2bytes                   : 4;
		u64 reserved_32_63                   : 32;
	} s;
	/* struct nixx_af_const3_s cn; */
};

static inline u64 NIXX_AF_CONST3(void)
	__attribute__ ((pure, always_inline));
static inline u64 NIXX_AF_CONST3(void)
{
	return 0x38;
}

/**
 * Register (RVU_PF_BAR0) nix#_af_cq_const
 *
 * NIX AF CQ Constants Register This register contains constants for
 * software discovery.
 */
union nixx_af_cq_const {
	u64 u;
	struct nixx_af_cq_const_s {
		u64 queues_per_lf                    : 24;
		u64 reserved_24_63                   : 40;
	} s;
	/* struct nixx_af_cq_const_s cn; */
};

static inline u64 NIXX_AF_CQ_CONST(void)
	__attribute__ ((pure, always_inline));
static inline u64 NIXX_AF_CQ_CONST(void)
{
	return 0x48;
}

/**
 * Register (RVU_PF_BAR0) nix#_af_cqm_bp_test
 *
 * INTERNAL: NIX AF CQM Backpressure Test Registers
 */
union nixx_af_cqm_bp_test {
	u64 u;
	struct nixx_af_cqm_bp_test_s {
		u64 lfsr_freq                        : 12;
		u64 reserved_12_15                   : 4;
		u64 bp_cfg                           : 24;
		u64 enable                           : 12;
		u64 reserved_52_63                   : 12;
	} s;
	/* struct nixx_af_cqm_bp_test_s cn; */
};

static inline u64 NIXX_AF_CQM_BP_TEST(void)
	__attribute__ ((pure, always_inline));
static inline u64 NIXX_AF_CQM_BP_TEST(void)
{
	return 0x48c0;
}

/**
 * Register (RVU_PF_BAR0) nix#_af_cqm_eco
 *
 * INTERNAL: AF CQM ECO Register
 */
union nixx_af_cqm_eco {
	u64 u;
	struct nixx_af_cqm_eco_s {
		u64 eco_rw                           : 64;
	} s;
	/* struct nixx_af_cqm_eco_s cn; */
};

static inline u64 NIXX_AF_CQM_ECO(void)
	__attribute__ ((pure, always_inline));
static inline u64 NIXX_AF_CQM_ECO(void)
{
	return 0x590;
}

/**
 * Register (RVU_PF_BAR0) nix#_af_csi_eco
 *
 * INTERNAL: AF CSI ECO Register
 */
union nixx_af_csi_eco {
	u64 u;
	struct nixx_af_csi_eco_s {
		u64 eco_rw                           : 64;
	} s;
	/* struct nixx_af_csi_eco_s cn; */
};

static inline u64 NIXX_AF_CSI_ECO(void)
	__attribute__ ((pure, always_inline));
static inline u64 NIXX_AF_CSI_ECO(void)
{
	return 0x580;
}

/**
 * Register (RVU_PF_BAR0) nix#_af_err_int
 *
 * NIX Admin Function Error Interrupt Register
 */
union nixx_af_err_int {
	u64 u;
	struct nixx_af_err_int_s {
		u64 rx_mcast_data_fault              : 1;
		u64 rx_mirror_data_fault             : 1;
		u64 rx_mcast_wqe_fault               : 1;
		u64 rx_mirror_wqe_fault              : 1;
		u64 rx_mce_fault                     : 1;
		u64 rx_mce_list_err                  : 1;
		u64 rx_unmapped_pf_func              : 1;
		u64 reserved_7_11                    : 5;
		u64 aq_door_err                      : 1;
		u64 aq_res_fault                     : 1;
		u64 aq_inst_fault                    : 1;
		u64 reserved_15_63                   : 49;
	} s;
	/* struct nixx_af_err_int_s cn; */
};

static inline u64 NIXX_AF_ERR_INT(void)
	__attribute__ ((pure, always_inline));
static inline u64 NIXX_AF_ERR_INT(void)
{
	return 0x180;
}

/**
 * Register (RVU_PF_BAR0) nix#_af_err_int_ena_w1c
 *
 * NIX Admin Function Error Interrupt Enable Clear Register This register
 * clears interrupt enable bits.
 */
union nixx_af_err_int_ena_w1c {
	u64 u;
	struct nixx_af_err_int_ena_w1c_s {
		u64 rx_mcast_data_fault              : 1;
		u64 rx_mirror_data_fault             : 1;
		u64 rx_mcast_wqe_fault               : 1;
		u64 rx_mirror_wqe_fault              : 1;
		u64 rx_mce_fault                     : 1;
		u64 rx_mce_list_err                  : 1;
		u64 rx_unmapped_pf_func              : 1;
		u64 reserved_7_11                    : 5;
		u64 aq_door_err                      : 1;
		u64 aq_res_fault                     : 1;
		u64 aq_inst_fault                    : 1;
		u64 reserved_15_63                   : 49;
	} s;
	/* struct nixx_af_err_int_ena_w1c_s cn; */
};

static inline u64 NIXX_AF_ERR_INT_ENA_W1C(void)
	__attribute__ ((pure, always_inline));
static inline u64 NIXX_AF_ERR_INT_ENA_W1C(void)
{
	return 0x198;
}

/**
 * Register (RVU_PF_BAR0) nix#_af_err_int_ena_w1s
 *
 * NIX Admin Function Error Interrupt Enable Set Register This register
 * sets interrupt enable bits.
 */
union nixx_af_err_int_ena_w1s {
	u64 u;
	struct nixx_af_err_int_ena_w1s_s {
		u64 rx_mcast_data_fault              : 1;
		u64 rx_mirror_data_fault             : 1;
		u64 rx_mcast_wqe_fault               : 1;
		u64 rx_mirror_wqe_fault              : 1;
		u64 rx_mce_fault                     : 1;
		u64 rx_mce_list_err                  : 1;
		u64 rx_unmapped_pf_func              : 1;
		u64 reserved_7_11                    : 5;
		u64 aq_door_err                      : 1;
		u64 aq_res_fault                     : 1;
		u64 aq_inst_fault                    : 1;
		u64 reserved_15_63                   : 49;
	} s;
	/* struct nixx_af_err_int_ena_w1s_s cn; */
};

static inline u64 NIXX_AF_ERR_INT_ENA_W1S(void)
	__attribute__ ((pure, always_inline));
static inline u64 NIXX_AF_ERR_INT_ENA_W1S(void)
{
	return 0x190;
}

/**
 * Register (RVU_PF_BAR0) nix#_af_err_int_w1s
 *
 * NIX Admin Function Error Interrupt Set Register This register sets
 * interrupt bits.
 */
union nixx_af_err_int_w1s {
	u64 u;
	struct nixx_af_err_int_w1s_s {
		u64 rx_mcast_data_fault              : 1;
		u64 rx_mirror_data_fault             : 1;
		u64 rx_mcast_wqe_fault               : 1;
		u64 rx_mirror_wqe_fault              : 1;
		u64 rx_mce_fault                     : 1;
		u64 rx_mce_list_err                  : 1;
		u64 rx_unmapped_pf_func              : 1;
		u64 reserved_7_11                    : 5;
		u64 aq_door_err                      : 1;
		u64 aq_res_fault                     : 1;
		u64 aq_inst_fault                    : 1;
		u64 reserved_15_63                   : 49;
	} s;
	/* struct nixx_af_err_int_w1s_s cn; */
};

static inline u64 NIXX_AF_ERR_INT_W1S(void)
	__attribute__ ((pure, always_inline));
static inline u64 NIXX_AF_ERR_INT_W1S(void)
{
	return 0x188;
}

/**
 * Register (RVU_PF_BAR0) nix#_af_expr_tx_fifo_status
 *
 * INTERNAL: NIX AF Express Transmit FIFO Status Register  Internal:
 * 802.3br frame preemption/express path is defeatured. Old definition:
 * Status of FIFO which transmits express packets to CGX and LBK.
 */
union nixx_af_expr_tx_fifo_status {
	u64 u;
	struct nixx_af_expr_tx_fifo_status_s {
		u64 count                            : 12;
		u64 reserved_12_63                   : 52;
	} s;
	/* struct nixx_af_expr_tx_fifo_status_s cn; */
};

static inline u64 NIXX_AF_EXPR_TX_FIFO_STATUS(void)
	__attribute__ ((pure, always_inline));
static inline u64 NIXX_AF_EXPR_TX_FIFO_STATUS(void)
{
	return 0x640;
}

/**
 * Register (RVU_PF_BAR0) nix#_af_gen_int
 *
 * NIX AF General Interrupt Register
 */
union nixx_af_gen_int {
	u64 u;
	struct nixx_af_gen_int_s {
		u64 rx_mcast_drop                    : 1;
		u64 rx_mirror_drop                   : 1;
		u64 reserved_2                       : 1;
		u64 tl1_drain                        : 1;
		u64 smq_flush_done                   : 1;
		u64 reserved_5_63                    : 59;
	} s;
	/* struct nixx_af_gen_int_s cn; */
};

static inline u64 NIXX_AF_GEN_INT(void)
	__attribute__ ((pure, always_inline));
static inline u64 NIXX_AF_GEN_INT(void)
{
	return 0x160;
}

/**
 * Register (RVU_PF_BAR0) nix#_af_gen_int_ena_w1c
 *
 * NIX AF General Interrupt Enable Clear Register This register clears
 * interrupt enable bits.
 */
union nixx_af_gen_int_ena_w1c {
	u64 u;
	struct nixx_af_gen_int_ena_w1c_s {
		u64 rx_mcast_drop                    : 1;
		u64 rx_mirror_drop                   : 1;
		u64 reserved_2                       : 1;
		u64 tl1_drain                        : 1;
		u64 smq_flush_done                   : 1;
		u64 reserved_5_63                    : 59;
	} s;
	/* struct nixx_af_gen_int_ena_w1c_s cn; */
};

static inline u64 NIXX_AF_GEN_INT_ENA_W1C(void)
	__attribute__ ((pure, always_inline));
static inline u64 NIXX_AF_GEN_INT_ENA_W1C(void)
{
	return 0x178;
}

/**
 * Register (RVU_PF_BAR0) nix#_af_gen_int_ena_w1s
 *
 * NIX AF General Interrupt Enable Set Register This register sets
 * interrupt enable bits.
 */
union nixx_af_gen_int_ena_w1s {
	u64 u;
	struct nixx_af_gen_int_ena_w1s_s {
		u64 rx_mcast_drop                    : 1;
		u64 rx_mirror_drop                   : 1;
		u64 reserved_2                       : 1;
		u64 tl1_drain                        : 1;
		u64 smq_flush_done                   : 1;
		u64 reserved_5_63                    : 59;
	} s;
	/* struct nixx_af_gen_int_ena_w1s_s cn; */
};

static inline u64 NIXX_AF_GEN_INT_ENA_W1S(void)
	__attribute__ ((pure, always_inline));
static inline u64 NIXX_AF_GEN_INT_ENA_W1S(void)
{
	return 0x170;
}

/**
 * Register (RVU_PF_BAR0) nix#_af_gen_int_w1s
 *
 * NIX AF General Interrupt Set Register This register sets interrupt
 * bits.
 */
union nixx_af_gen_int_w1s {
	u64 u;
	struct nixx_af_gen_int_w1s_s {
		u64 rx_mcast_drop                    : 1;
		u64 rx_mirror_drop                   : 1;
		u64 reserved_2                       : 1;
		u64 tl1_drain                        : 1;
		u64 smq_flush_done                   : 1;
		u64 reserved_5_63                    : 59;
	} s;
	/* struct nixx_af_gen_int_w1s_s cn; */
};

static inline u64 NIXX_AF_GEN_INT_W1S(void)
	__attribute__ ((pure, always_inline));
static inline u64 NIXX_AF_GEN_INT_W1S(void)
{
	return 0x168;
}

/**
 * Register (RVU_PF_BAR0) nix#_af_lf#_cfg
 *
 * NIX AF Local Function Configuration Registers
 */
union nixx_af_lfx_cfg {
	u64 u;
	struct nixx_af_lfx_cfg_s {
		u64 npa_pf_func                      : 16;
		u64 sso_pf_func                      : 16;
		u64 be                               : 1;
		u64 xqe_size                         : 2;
		u64 reserved_35_63                   : 29;
	} s;
	/* struct nixx_af_lfx_cfg_s cn; */
};

static inline u64 NIXX_AF_LFX_CFG(u64 a)
	__attribute__ ((pure, always_inline));
static inline u64 NIXX_AF_LFX_CFG(u64 a)
{
	return 0x4000 + 0x20000 * a;
}

/**
 * Register (RVU_PF_BAR0) nix#_af_lf#_cints_base
 *
 * NIX AF Local Function Completion Interrupts Base Address Registers
 * This register specifies the base AF IOVA of LF's completion interrupt
 * context table in NDC/LLC/DRAM. The table consists of
 * NIX_AF_CONST2[CINTS] contiguous NIX_CINT_HW_S structures.  After
 * writing to this register, software should read it back to ensure that
 * the write has completed before accessing any NIX_LF_CINT()_*
 * registers.
 */
union nixx_af_lfx_cints_base {
	u64 u;
	struct nixx_af_lfx_cints_base_s {
		u64 reserved_0_6                     : 7;
		u64 addr                             : 46;
		u64 reserved_53_63                   : 11;
	} s;
	/* struct nixx_af_lfx_cints_base_s cn; */
};

static inline u64 NIXX_AF_LFX_CINTS_BASE(u64 a)
	__attribute__ ((pure, always_inline));
static inline u64 NIXX_AF_LFX_CINTS_BASE(u64 a)
{
	return 0x4130 + 0x20000 * a;
}

/**
 * Register (RVU_PF_BAR0) nix#_af_lf#_cints_cfg
 *
 * NIX AF Local Function Completion Interrupts Configuration Registers
 * This register controls access to the LF's completion interrupt context
 * table in NDC/LLC/DRAM. The table consists of NIX_AF_CONST2[CINTS]
 * contiguous NIX_CINT_HW_S structures. The size of each structure is 1
 * \<\< NIX_AF_CONST3[CINT_LOG2BYTES].  After writing to this register,
 * software should read it back to ensure that the write has completed
 * before accessing any NIX_LF_CINT()_* registers.
 */
union nixx_af_lfx_cints_cfg {
	u64 u;
	struct nixx_af_lfx_cints_cfg_s {
		u64 reserved_0_19                    : 20;
		u64 way_mask                         : 16;
		u64 caching                          : 1;
		u64 reserved_37_63                   : 27;
	} s;
	/* struct nixx_af_lfx_cints_cfg_s cn; */
};

static inline u64 NIXX_AF_LFX_CINTS_CFG(u64 a)
	__attribute__ ((pure, always_inline));
static inline u64 NIXX_AF_LFX_CINTS_CFG(u64 a)
{
	return 0x4120 + 0x20000 * a;
}

/**
 * Register (RVU_PF_BAR0) nix#_af_lf#_cqs_base
 *
 * NIX AF Local Function Completion Queues Base Address Register This
 * register specifies the base AF IOVA of the LF's CQ context table. The
 * table consists of NIX_AF_LF()_CQS_CFG[MAX_QUEUESM1]+1 contiguous
 * NIX_CQ_CTX_S structures.
 */
union nixx_af_lfx_cqs_base {
	u64 u;
	struct nixx_af_lfx_cqs_base_s {
		u64 reserved_0_6                     : 7;
		u64 addr                             : 46;
		u64 reserved_53_63                   : 11;
	} s;
	/* struct nixx_af_lfx_cqs_base_s cn; */
};

static inline u64 NIXX_AF_LFX_CQS_BASE(u64 a)
	__attribute__ ((pure, always_inline));
static inline u64 NIXX_AF_LFX_CQS_BASE(u64 a)
{
	return 0x4070 + 0x20000 * a;
}

/**
 * Register (RVU_PF_BAR0) nix#_af_lf#_cqs_cfg
 *
 * NIX AF Local Function Completion Queues Configuration Register This
 * register configures completion queues in the LF.
 */
union nixx_af_lfx_cqs_cfg {
	u64 u;
	struct nixx_af_lfx_cqs_cfg_s {
		u64 max_queuesm1                     : 20;
		u64 way_mask                         : 16;
		u64 caching                          : 1;
		u64 reserved_37_63                   : 27;
	} s;
	/* struct nixx_af_lfx_cqs_cfg_s cn; */
};

static inline u64 NIXX_AF_LFX_CQS_CFG(u64 a)
	__attribute__ ((pure, always_inline));
static inline u64 NIXX_AF_LFX_CQS_CFG(u64 a)
{
	return 0x4060 + 0x20000 * a;
}

/**
 * Register (RVU_PF_BAR0) nix#_af_lf#_lock#
 *
 * NIX AF Local Function Lockdown Registers Internal: The NIX lockdown
 * depth of 32 bytes is shallow compared to 96 bytes for NIC and meant
 * for outer MAC and/or VLAN (optionally preceded by a small number of
 * skip bytes). NPC's MCAM can be used for deeper protocol-aware
 * lockdown.
 */
union nixx_af_lfx_lockx {
	u64 u;
	struct nixx_af_lfx_lockx_s {
		u64 data                             : 32;
		u64 bit_ena                          : 32;
	} s;
	/* struct nixx_af_lfx_lockx_s cn; */
};

static inline u64 NIXX_AF_LFX_LOCKX(u64 a, u64 b)
	__attribute__ ((pure, always_inline));
static inline u64 NIXX_AF_LFX_LOCKX(u64 a, u64 b)
{
	return 0x4300 + 0x20000 * a + 8 * b;
}

/**
 * Register (RVU_PF_BAR0) nix#_af_lf#_qints_base
 *
 * NIX AF Local Function Queue Interrupts Base Address Registers This
 * register specifies the base AF IOVA of LF's queue interrupt context
 * table in NDC/LLC/DRAM. The table consists of NIX_AF_CONST2[QINTS]
 * contiguous NIX_QINT_HW_S structures.  After writing to this register,
 * software should read it back to ensure that the write has completed
 * before accessing any NIX_LF_QINT()_* registers.
 */
union nixx_af_lfx_qints_base {
	u64 u;
	struct nixx_af_lfx_qints_base_s {
		u64 reserved_0_6                     : 7;
		u64 addr                             : 46;
		u64 reserved_53_63                   : 11;
	} s;
	/* struct nixx_af_lfx_qints_base_s cn; */
};

static inline u64 NIXX_AF_LFX_QINTS_BASE(u64 a)
	__attribute__ ((pure, always_inline));
static inline u64 NIXX_AF_LFX_QINTS_BASE(u64 a)
{
	return 0x4110 + 0x20000 * a;
}

/**
 * Register (RVU_PF_BAR0) nix#_af_lf#_qints_cfg
 *
 * NIX AF Local Function Queue Interrupts Configuration Registers This
 * register controls access to the LF's queue interrupt context table in
 * NDC/LLC/DRAM. The table consists of NIX_AF_CONST2[QINTS] contiguous
 * NIX_QINT_HW_S structures. The size of each structure is 1 \<\<
 * NIX_AF_CONST3[QINT_LOG2BYTES].  After writing to this register,
 * software should read it back to ensure that the write has completed
 * before accessing any NIX_LF_QINT()_* registers.
 */
union nixx_af_lfx_qints_cfg {
	u64 u;
	struct nixx_af_lfx_qints_cfg_s {
		u64 reserved_0_19                    : 20;
		u64 way_mask                         : 16;
		u64 caching                          : 1;
		u64 reserved_37_63                   : 27;
	} s;
	/* struct nixx_af_lfx_qints_cfg_s cn; */
};

static inline u64 NIXX_AF_LFX_QINTS_CFG(u64 a)
	__attribute__ ((pure, always_inline));
static inline u64 NIXX_AF_LFX_QINTS_CFG(u64 a)
{
	return 0x4100 + 0x20000 * a;
}

/**
 * Register (RVU_PF_BAR0) nix#_af_lf#_rqs_base
 *
 * NIX AF Local Function Receive Queues Base Address Register This
 * register specifies the base AF IOVA of the LF's RQ context table. The
 * table consists of NIX_AF_LF()_RQS_CFG[MAX_QUEUESM1]+1 contiguous
 * NIX_RQ_CTX_S structures.
 */
union nixx_af_lfx_rqs_base {
	u64 u;
	struct nixx_af_lfx_rqs_base_s {
		u64 reserved_0_6                     : 7;
		u64 addr                             : 46;
		u64 reserved_53_63                   : 11;
	} s;
	/* struct nixx_af_lfx_rqs_base_s cn; */
};

static inline u64 NIXX_AF_LFX_RQS_BASE(u64 a)
	__attribute__ ((pure, always_inline));
static inline u64 NIXX_AF_LFX_RQS_BASE(u64 a)
{
	return 0x4050 + 0x20000 * a;
}

/**
 * Register (RVU_PF_BAR0) nix#_af_lf#_rqs_cfg
 *
 * NIX AF Local Function Receive Queues Configuration Register This
 * register configures receive queues in the LF.
 */
union nixx_af_lfx_rqs_cfg {
	u64 u;
	struct nixx_af_lfx_rqs_cfg_s {
		u64 max_queuesm1                     : 20;
		u64 way_mask                         : 16;
		u64 caching                          : 1;
		u64 reserved_37_63                   : 27;
	} s;
	/* struct nixx_af_lfx_rqs_cfg_s cn; */
};

static inline u64 NIXX_AF_LFX_RQS_CFG(u64 a)
	__attribute__ ((pure, always_inline));
static inline u64 NIXX_AF_LFX_RQS_CFG(u64 a)
{
	return 0x4040 + 0x20000 * a;
}

/**
 * Register (RVU_PF_BAR0) nix#_af_lf#_rss_base
 *
 * NIX AF Local Function Receive Size Scaling Table Base Address Register
 * This register specifies the base AF IOVA of the RSS table per LF. The
 * table is present when NIX_AF_LF()_RSS_CFG[ENA] is set and consists of
 * 1 \<\< (NIX_AF_LF()_RSS_CFG[SIZE] + 8) contiguous NIX_RSSE_S
 * structures, where the size of each structure is 1 \<\<
 * NIX_AF_CONST3[RSSE_LOG2BYTES]. See NIX_AF_LF()_RSS_GRP().
 */
union nixx_af_lfx_rss_base {
	u64 u;
	struct nixx_af_lfx_rss_base_s {
		u64 reserved_0_6                     : 7;
		u64 addr                             : 46;
		u64 reserved_53_63                   : 11;
	} s;
	/* struct nixx_af_lfx_rss_base_s cn; */
};

static inline u64 NIXX_AF_LFX_RSS_BASE(u64 a)
	__attribute__ ((pure, always_inline));
static inline u64 NIXX_AF_LFX_RSS_BASE(u64 a)
{
	return 0x40d0 + 0x20000 * a;
}

/**
 * Register (RVU_PF_BAR0) nix#_af_lf#_rss_cfg
 *
 * NIX AF Local Function Receive Size Scaling Table Configuration
 * Register See NIX_AF_LF()_RSS_BASE and NIX_AF_LF()_RSS_GRP().
 */
union nixx_af_lfx_rss_cfg {
	u64 u;
	struct nixx_af_lfx_rss_cfg_s {
		u64 size                             : 4;
		u64 ena                              : 1;
		u64 adder_is_tag_lsb                 : 1;
		u64 reserved_6_19                    : 14;
		u64 way_mask                         : 16;
		u64 caching                          : 1;
		u64 reserved_37_63                   : 27;
	} s;
	struct nixx_af_lfx_rss_cfg_cn96xxp1 {
		u64 size                             : 4;
		u64 ena                              : 1;
		u64 reserved_5_19                    : 15;
		u64 way_mask                         : 16;
		u64 caching                          : 1;
		u64 reserved_37_63                   : 27;
	} cn96xxp1;
	/* struct nixx_af_lfx_rss_cfg_s cn96xxp3; */
	/* struct nixx_af_lfx_rss_cfg_cn96xxp1 cnf95xx; */
};

static inline u64 NIXX_AF_LFX_RSS_CFG(u64 a)
	__attribute__ ((pure, always_inline));
static inline u64 NIXX_AF_LFX_RSS_CFG(u64 a)
{
	return 0x40c0 + 0x20000 * a;
}

/**
 * Register (RVU_PF_BAR0) nix#_af_lf#_rss_grp#
 *
 * NIX AF Local Function Receive Side Scaling Group Registers A receive
 * packet targets a LF's RSS group when its NIX_RX_ACTION_S[OP] =
 * NIX_RX_ACTIONOP_E::RSS, or its target multicast list has an entry with
 * NIX_RX_MCE_S[OP] = NIX_RX_MCOP_E::RSS. The RSS group index (this
 * register's last index) is NIX_RX_ACTION_S[INDEX] or
 * NIX_RX_MCE_S[INDEX].  The RSS computation is as follows: * The
 * packet's flow_tag (see NIX_LF_RX_SECRET()) and RSS group are used to
 * select a NIX_RSSE_S entry in the LF's RSS table (see [SIZEM1]). *
 * NIX_RSSE_S selects the packet's destination RQ.
 */
union nixx_af_lfx_rss_grpx {
	u64 u;
	struct nixx_af_lfx_rss_grpx_s {
		u64 offset                           : 11;
		u64 reserved_11_15                   : 5;
		u64 sizem1                           : 3;
		u64 reserved_19_63                   : 45;
	} s;
	/* struct nixx_af_lfx_rss_grpx_s cn; */
};

static inline u64 NIXX_AF_LFX_RSS_GRPX(u64 a, u64 b)
	__attribute__ ((pure, always_inline));
static inline u64 NIXX_AF_LFX_RSS_GRPX(u64 a, u64 b)
{
	return 0x4600 + 0x20000 * a + 8 * b;
}

/**
 * Register (RVU_PF_BAR0) nix#_af_lf#_rx_cfg
 *
 * NIX AF Local Function Receive Configuration Register
 */
union nixx_af_lfx_rx_cfg {
	u64 u;
	struct nixx_af_lfx_rx_cfg_s {
		u64 reserved_0_31                    : 32;
		u64 drop_re                          : 1;
		u64 lenerr_en                        : 1;
		u64 ip6_udp_opt                      : 1;
		u64 dis_apad                         : 1;
		u64 csum_il4                         : 1;
		u64 csum_ol4                         : 1;
		u64 len_il4                          : 1;
		u64 len_il3                          : 1;
		u64 len_ol4                          : 1;
		u64 len_ol3                          : 1;
		u64 reserved_42_63                   : 22;
	} s;
	struct nixx_af_lfx_rx_cfg_cn96xxp1 {
		u64 reserved_0_31                    : 32;
		u64 reserved_32                      : 1;
		u64 lenerr_en                        : 1;
		u64 ip6_udp_opt                      : 1;
		u64 dis_apad                         : 1;
		u64 csum_il4                         : 1;
		u64 csum_ol4                         : 1;
		u64 len_il4                          : 1;
		u64 len_il3                          : 1;
		u64 len_ol4                          : 1;
		u64 len_ol3                          : 1;
		u64 reserved_42_63                   : 22;
	} cn96xxp1;
	/* struct nixx_af_lfx_rx_cfg_s cn96xxp3; */
	/* struct nixx_af_lfx_rx_cfg_s cnf95xx; */
};

static inline u64 NIXX_AF_LFX_RX_CFG(u64 a)
	__attribute__ ((pure, always_inline));
static inline u64 NIXX_AF_LFX_RX_CFG(u64 a)
{
	return 0x40a0 + 0x20000 * a;
}

/**
 * Register (RVU_PF_BAR0) nix#_af_lf#_rx_ipsec_cfg0
 *
 * INTERNAL: NIX AF LF Receive IPSEC Configuration Registers  Internal:
 * Not used; no IPSEC fast-path.
 */
union nixx_af_lfx_rx_ipsec_cfg0 {
	u64 u;
	struct nixx_af_lfx_rx_ipsec_cfg0_s {
		u64 lenm1_max                        : 14;
		u64 reserved_14_15                   : 2;
		u64 sa_pow2_size                     : 4;
		u64 tag_const                        : 24;
		u64 tt                               : 2;
		u64 defcpt                           : 1;
		u64 hshcpt                           : 1;
		u64 reserved_48_63                   : 16;
	} s;
	/* struct nixx_af_lfx_rx_ipsec_cfg0_s cn; */
};

static inline u64 NIXX_AF_LFX_RX_IPSEC_CFG0(u64 a)
	__attribute__ ((pure, always_inline));
static inline u64 NIXX_AF_LFX_RX_IPSEC_CFG0(u64 a)
{
	return 0x4140 + 0x20000 * a;
}

/**
 * Register (RVU_PF_BAR0) nix#_af_lf#_rx_ipsec_cfg1
 *
 * INTERNAL: NIX AF LF Receive IPSEC Security Association Configuration
 * Register  Internal: Not used; no IPSEC fast-path.
 */
union nixx_af_lfx_rx_ipsec_cfg1 {
	u64 u;
	struct nixx_af_lfx_rx_ipsec_cfg1_s {
		u64 sa_idx_max                       : 32;
		u64 sa_idx_w                         : 5;
		u64 reserved_37_63                   : 27;
	} s;
	/* struct nixx_af_lfx_rx_ipsec_cfg1_s cn; */
};

static inline u64 NIXX_AF_LFX_RX_IPSEC_CFG1(u64 a)
	__attribute__ ((pure, always_inline));
static inline u64 NIXX_AF_LFX_RX_IPSEC_CFG1(u64 a)
{
	return 0x4148 + 0x20000 * a;
}

/**
 * Register (RVU_PF_BAR0) nix#_af_lf#_rx_ipsec_dyno_base
 *
 * INTERNAL: NIX AF LF Receive IPSEC Dynamic Ordering Base Address
 * Registers  Internal: Not used; no IPSEC fast-path.
 */
union nixx_af_lfx_rx_ipsec_dyno_base {
	u64 u;
	struct nixx_af_lfx_rx_ipsec_dyno_base_s {
		u64 reserved_0_6                     : 7;
		u64 addr                             : 46;
		u64 reserved_53_63                   : 11;
	} s;
	/* struct nixx_af_lfx_rx_ipsec_dyno_base_s cn; */
};

static inline u64 NIXX_AF_LFX_RX_IPSEC_DYNO_BASE(u64 a)
	__attribute__ ((pure, always_inline));
static inline u64 NIXX_AF_LFX_RX_IPSEC_DYNO_BASE(u64 a)
{
	return 0x4158 + 0x20000 * a;
}

/**
 * Register (RVU_PF_BAR0) nix#_af_lf#_rx_ipsec_dyno_cfg
 *
 * INTERNAL: NIX AF LF Receive IPSEC Dynamic Ordering Base Address
 * Registers  Internal: Not used; no IPSEC fast-path.
 */
union nixx_af_lfx_rx_ipsec_dyno_cfg {
	u64 u;
	struct nixx_af_lfx_rx_ipsec_dyno_cfg_s {
		u64 dyno_idx_w                       : 4;
		u64 dyno_ena                         : 1;
		u64 reserved_5_19                    : 15;
		u64 way_mask                         : 16;
		u64 caching                          : 1;
		u64 reserved_37_63                   : 27;
	} s;
	/* struct nixx_af_lfx_rx_ipsec_dyno_cfg_s cn; */
};

static inline u64 NIXX_AF_LFX_RX_IPSEC_DYNO_CFG(u64 a)
	__attribute__ ((pure, always_inline));
static inline u64 NIXX_AF_LFX_RX_IPSEC_DYNO_CFG(u64 a)
{
	return 0x4150 + 0x20000 * a;
}

/**
 * Register (RVU_PF_BAR0) nix#_af_lf#_rx_ipsec_sa_base
 *
 * INTERNAL: NIX AF LF Receive IPSEC Security Association Base Address
 * Register  Internal: Not used; no IPSEC fast-path.
 */
union nixx_af_lfx_rx_ipsec_sa_base {
	u64 u;
	struct nixx_af_lfx_rx_ipsec_sa_base_s {
		u64 reserved_0_6                     : 7;
		u64 addr                             : 46;
		u64 reserved_53_63                   : 11;
	} s;
	/* struct nixx_af_lfx_rx_ipsec_sa_base_s cn; */
};

static inline u64 NIXX_AF_LFX_RX_IPSEC_SA_BASE(u64 a)
	__attribute__ ((pure, always_inline));
static inline u64 NIXX_AF_LFX_RX_IPSEC_SA_BASE(u64 a)
{
	return 0x4170 + 0x20000 * a;
}

/**
 * Register (RVU_PF_BAR0) nix#_af_lf#_rx_stat#
 *
 * NIX AF Local Function Receive Statistics Registers The last dimension
 * indicates which statistic, and is enumerated by NIX_STAT_LF_RX_E.
 */
union nixx_af_lfx_rx_statx {
	u64 u;
	struct nixx_af_lfx_rx_statx_s {
		u64 stat                             : 48;
		u64 reserved_48_63                   : 16;
	} s;
	/* struct nixx_af_lfx_rx_statx_s cn; */
};

static inline u64 NIXX_AF_LFX_RX_STATX(u64 a, u64 b)
	__attribute__ ((pure, always_inline));
static inline u64 NIXX_AF_LFX_RX_STATX(u64 a, u64 b)
{
	return 0x4500 + 0x20000 * a + 8 * b;
}

/**
 * Register (RVU_PF_BAR0) nix#_af_lf#_rx_vtag_type#
 *
 * NIX AF Local Function Receive Vtag Type Registers These registers
 * specify optional Vtag (e.g. VLAN, E-TAG) actions for received packets.
 * Indexed by NIX_RX_VTAG_ACTION_S[VTAG*_TYPE].
 */
union nixx_af_lfx_rx_vtag_typex {
	u64 u;
	struct nixx_af_lfx_rx_vtag_typex_s {
		u64 size                             : 1;
		u64 reserved_1_3                     : 3;
		u64 strip                            : 1;
		u64 capture                          : 1;
		u64 reserved_6_63                    : 58;
	} s;
	/* struct nixx_af_lfx_rx_vtag_typex_s cn; */
};

static inline u64 NIXX_AF_LFX_RX_VTAG_TYPEX(u64 a, u64 b)
	__attribute__ ((pure, always_inline));
static inline u64 NIXX_AF_LFX_RX_VTAG_TYPEX(u64 a, u64 b)
{
	return 0x4200 + 0x20000 * a + 8 * b;
}

/**
 * Register (RVU_PF_BAR0) nix#_af_lf#_sqs_base
 *
 * NIX AF Local Function Send Queues Base Address Register This register
 * specifies the base AF IOVA of the LF's SQ context table. The table
 * consists of NIX_AF_LF()_SQS_CFG[MAX_QUEUESM1]+1 contiguous
 * NIX_SQ_CTX_HW_S structures.
 */
union nixx_af_lfx_sqs_base {
	u64 u;
	struct nixx_af_lfx_sqs_base_s {
		u64 reserved_0_6                     : 7;
		u64 addr                             : 46;
		u64 reserved_53_63                   : 11;
	} s;
	/* struct nixx_af_lfx_sqs_base_s cn; */
};

static inline u64 NIXX_AF_LFX_SQS_BASE(u64 a)
	__attribute__ ((pure, always_inline));
static inline u64 NIXX_AF_LFX_SQS_BASE(u64 a)
{
	return 0x4030 + 0x20000 * a;
}

/**
 * Register (RVU_PF_BAR0) nix#_af_lf#_sqs_cfg
 *
 * NIX AF Local Function Send Queues Configuration Register This register
 * configures send queues in the LF.
 */
union nixx_af_lfx_sqs_cfg {
	u64 u;
	struct nixx_af_lfx_sqs_cfg_s {
		u64 max_queuesm1                     : 20;
		u64 way_mask                         : 16;
		u64 caching                          : 1;
		u64 reserved_37_63                   : 27;
	} s;
	/* struct nixx_af_lfx_sqs_cfg_s cn; */
};

static inline u64 NIXX_AF_LFX_SQS_CFG(u64 a)
	__attribute__ ((pure, always_inline));
static inline u64 NIXX_AF_LFX_SQS_CFG(u64 a)
{
	return 0x4020 + 0x20000 * a;
}

/**
 * Register (RVU_PF_BAR0) nix#_af_lf#_tx_cfg
 *
 * NIX AF Local Function Transmit Configuration Register
 */
union nixx_af_lfx_tx_cfg {
	u64 u;
	struct nixx_af_lfx_tx_cfg_s {
		u64 vlan0_ins_etype                  : 16;
		u64 vlan1_ins_etype                  : 16;
		u64 send_tstmp_ena                   : 1;
		u64 lock_viol_cqe_ena                : 1;
		u64 lock_ena                         : 1;
		u64 reserved_35_63                   : 29;
	} s;
	/* struct nixx_af_lfx_tx_cfg_s cn; */
};

static inline u64 NIXX_AF_LFX_TX_CFG(u64 a)
	__attribute__ ((pure, always_inline));
static inline u64 NIXX_AF_LFX_TX_CFG(u64 a)
{
	return 0x4080 + 0x20000 * a;
}

/**
 * Register (RVU_PF_BAR0) nix#_af_lf#_tx_cfg2
 *
 * NIX AF Local Function Transmit Configuration Register
 */
union nixx_af_lfx_tx_cfg2 {
	u64 u;
	struct nixx_af_lfx_tx_cfg2_s {
		u64 lmt_ena                          : 1;
		u64 reserved_1_63                    : 63;
	} s;
	/* struct nixx_af_lfx_tx_cfg2_s cn; */
};

static inline u64 NIXX_AF_LFX_TX_CFG2(u64 a)
	__attribute__ ((pure, always_inline));
static inline u64 NIXX_AF_LFX_TX_CFG2(u64 a)
{
	return 0x4028 + 0x20000 * a;
}

/**
 * Register (RVU_PF_BAR0) nix#_af_lf#_tx_parse_cfg
 *
 * NIX AF Local Function Transmit Parse Configuration Register
 */
union nixx_af_lfx_tx_parse_cfg {
	u64 u;
	struct nixx_af_lfx_tx_parse_cfg_s {
		u64 pkind                            : 6;
		u64 reserved_6_63                    : 58;
	} s;
	/* struct nixx_af_lfx_tx_parse_cfg_s cn; */
};

static inline u64 NIXX_AF_LFX_TX_PARSE_CFG(u64 a)
	__attribute__ ((pure, always_inline));
static inline u64 NIXX_AF_LFX_TX_PARSE_CFG(u64 a)
{
	return 0x4090 + 0x20000 * a;
}

/**
 * Register (RVU_PF_BAR0) nix#_af_lf#_tx_stat#
 *
 * NIX AF Local Function Transmit Statistics Registers The last dimension
 * indicates which statistic, and is enumerated by NIX_STAT_LF_TX_E.
 */
union nixx_af_lfx_tx_statx {
	u64 u;
	struct nixx_af_lfx_tx_statx_s {
		u64 stat                             : 48;
		u64 reserved_48_63                   : 16;
	} s;
	/* struct nixx_af_lfx_tx_statx_s cn; */
};

static inline u64 NIXX_AF_LFX_TX_STATX(u64 a, u64 b)
	__attribute__ ((pure, always_inline));
static inline u64 NIXX_AF_LFX_TX_STATX(u64 a, u64 b)
{
	return 0x4400 + 0x20000 * a + 8 * b;
}

/**
 * Register (RVU_PF_BAR0) nix#_af_lf#_tx_status
 *
 * NIX AF LF Transmit Status Register
 */
union nixx_af_lfx_tx_status {
	u64 u;
	struct nixx_af_lfx_tx_status_s {
		u64 sq_ctx_err                       : 1;
		u64 reserved_1_63                    : 63;
	} s;
	/* struct nixx_af_lfx_tx_status_s cn; */
};

static inline u64 NIXX_AF_LFX_TX_STATUS(u64 a)
	__attribute__ ((pure, always_inline));
static inline u64 NIXX_AF_LFX_TX_STATUS(u64 a)
{
	return 0x4180 + 0x20000 * a;
}

/**
 * Register (RVU_PF_BAR0) nix#_af_lf_rst
 *
 * NIX Admin Function LF Reset Register
 */
union nixx_af_lf_rst {
	u64 u;
	struct nixx_af_lf_rst_s {
		u64 lf                               : 8;
		u64 reserved_8_11                    : 4;
		u64 exec                             : 1;
		u64 reserved_13_63                   : 51;
	} s;
	/* struct nixx_af_lf_rst_s cn; */
};

static inline u64 NIXX_AF_LF_RST(void)
	__attribute__ ((pure, always_inline));
static inline u64 NIXX_AF_LF_RST(void)
{
	return 0x150;
}

/**
 * Register (RVU_PF_BAR0) nix#_af_lso_cfg
 *
 * NIX AF Large Send Offload Configuration Register
 */
union nixx_af_lso_cfg {
	u64 u;
	struct nixx_af_lso_cfg_s {
		u64 tcp_lsf                          : 16;
		u64 tcp_msf                          : 16;
		u64 tcp_fsf                          : 16;
		u64 reserved_48_62                   : 15;
		u64 enable                           : 1;
	} s;
	/* struct nixx_af_lso_cfg_s cn; */
};

static inline u64 NIXX_AF_LSO_CFG(void)
	__attribute__ ((pure, always_inline));
static inline u64 NIXX_AF_LSO_CFG(void)
{
	return 0xa8;
}

/**
 * Register (RVU_PF_BAR0) nix#_af_lso_format#_field#
 *
 * NIX AF Large Send Offload Format Field Registers These registers
 * specify LSO packet modification formats. Each format may modify up to
 * eight packet fields with the following constraints: * If fewer than
 * eight fields are modified, [ALG] must be NIX_LSOALG_E::NOP in the
 * unused field registers. * Modified fields must be specified in
 * contiguous field registers starting with NIX_AF_LSO_FORMAT()_FIELD(0).
 * * Modified fields cannot overlap. * Multiple fields with the same
 * [LAYER] value must be specified in ascending [OFFSET] order. * Fields
 * in different layers must be specified in ascending [LAYER] order.
 */
union nixx_af_lso_formatx_fieldx {
	u64 u;
	struct nixx_af_lso_formatx_fieldx_s {
		u64 offset                           : 8;
		u64 layer                            : 2;
		u64 reserved_10_11                   : 2;
		u64 sizem1                           : 2;
		u64 reserved_14_15                   : 2;
		u64 alg                              : 3;
		u64 reserved_19_63                   : 45;
	} s;
	/* struct nixx_af_lso_formatx_fieldx_s cn; */
};

static inline u64 NIXX_AF_LSO_FORMATX_FIELDX(u64 a, u64 b)
	__attribute__ ((pure, always_inline));
static inline u64 NIXX_AF_LSO_FORMATX_FIELDX(u64 a, u64 b)
{
	return 0x1b00 + 0x10000 * a + 8 * b;
}

/**
 * Register (RVU_PF_BAR0) nix#_af_mark_format#_ctl
 *
 * NIX AF Packet Marking Format Registers Describes packet marking
 * calculations for YELLOW and for NIX_COLORRESULT_E::RED_SEND packets.
 * NIX_SEND_EXT_S[MARKFORM] selects the CSR used for the packet
 * descriptor.  All the packet marking offset calculations assume big-
 * endian bits within a byte.  For example, if NIX_SEND_EXT_S[MARKPTR] is
 * 3 and [OFFSET] is 5 and the packet is YELLOW, the NIX marking hardware
 * would do this:  _  byte[3]\<2:0\> |=   [Y_VAL]\<3:1\> _
 * byte[3]\<2:0\> &= ~[Y_MASK]\<3:1\> _  byte[4]\<7\>   |=   [Y_VAL]\<0\>
 * _  byte[4]\<7\>   &= ~[Y_MASK]\<0\>  where byte[3] is the third byte
 * in the packet, and byte[4] the fourth.  For another example, if
 * NIX_SEND_EXT_S[MARKPTR] is 3 and [OFFSET] is 0 and the packet is
 * NIX_COLORRESULT_E::RED_SEND,  _   byte[3]\<7:4\> |=   [R_VAL]\<3:0\> _
 * byte[3]\<7:4\> &= ~[R_MASK]\<3:0\>
 */
union nixx_af_mark_formatx_ctl {
	u64 u;
	struct nixx_af_mark_formatx_ctl_s {
		u64 r_val                            : 4;
		u64 r_mask                           : 4;
		u64 y_val                            : 4;
		u64 y_mask                           : 4;
		u64 offset                           : 3;
		u64 reserved_19_63                   : 45;
	} s;
	/* struct nixx_af_mark_formatx_ctl_s cn; */
};

static inline u64 NIXX_AF_MARK_FORMATX_CTL(u64 a)
	__attribute__ ((pure, always_inline));
static inline u64 NIXX_AF_MARK_FORMATX_CTL(u64 a)
{
	return 0x900 + 0x40000 * a;
}

/**
 * Register (RVU_PF_BAR0) nix#_af_mc_mirror_const
 *
 * NIX AF Multicast/Mirror Constants Register This register contains
 * constants for software discovery.
 */
union nixx_af_mc_mirror_const {
	u64 u;
	struct nixx_af_mc_mirror_const_s {
		u64 buf_size                         : 16;
		u64 reserved_16_63                   : 48;
	} s;
	/* struct nixx_af_mc_mirror_const_s cn; */
};

static inline u64 NIXX_AF_MC_MIRROR_CONST(void)
	__attribute__ ((pure, always_inline));
static inline u64 NIXX_AF_MC_MIRROR_CONST(void)
{
	return 0x98;
}

/**
 * Register (RVU_PF_BAR0) nix#_af_mdq#_cir
 *
 * NIX AF Meta Descriptor Queue Committed Information Rate Registers This
 * register has the same bit fields as NIX_AF_TL1()_CIR.
 */
union nixx_af_mdqx_cir {
	u64 u;
	struct nixx_af_mdqx_cir_s {
		u64 enable                           : 1;
		u64 rate_mantissa                    : 8;
		u64 rate_exponent                    : 4;
		u64 rate_divider_exponent            : 4;
		u64 reserved_17_28                   : 12;
		u64 burst_mantissa                   : 8;
		u64 burst_exponent                   : 4;
		u64 reserved_41_63                   : 23;
	} s;
	/* struct nixx_af_mdqx_cir_s cn; */
};

static inline u64 NIXX_AF_MDQX_CIR(u64 a)
	__attribute__ ((pure, always_inline));
static inline u64 NIXX_AF_MDQX_CIR(u64 a)
{
	return 0x1420 + 0x10000 * a;
}

/**
 * Register (RVU_PF_BAR0) nix#_af_mdq#_md_debug
 *
 * NIX AF Meta Descriptor Queue Meta Descriptor State Debug Registers
 * This register provides access to the meta descriptor at the front of
 * the MDQ. An MDQ can hold up to 8 packet meta descriptors (PMD) and one
 * flush meta descriptor (FMD).
 */
union nixx_af_mdqx_md_debug {
	u64 u;
	struct nixx_af_mdqx_md_debug_s {
		u64 pkt_len                          : 16;
		u64 red_algo_override                : 2;
		u64 shp_dis                          : 1;
		u64 reserved_19                      : 1;
		u64 shp_chg                          : 9;
		u64 reserved_29_31                   : 3;
		u64 sqm_pkt_id                       : 13;
		u64 reserved_45_60                   : 16;
		u64 md_type                          : 2;
		u64 reserved_63                      : 1;
	} s;
	/* struct nixx_af_mdqx_md_debug_s cn; */
};

static inline u64 NIXX_AF_MDQX_MD_DEBUG(u64 a)
	__attribute__ ((pure, always_inline));
static inline u64 NIXX_AF_MDQX_MD_DEBUG(u64 a)
{
	return 0x14c0 + 0x10000 * a;
}

/**
 * Register (RVU_PF_BAR0) nix#_af_mdq#_parent
 *
 * NIX AF Meta Descriptor Queue Topology Registers
 */
union nixx_af_mdqx_parent {
	u64 u;
	struct nixx_af_mdqx_parent_s {
		u64 reserved_0_15                    : 16;
		u64 parent                           : 9;
		u64 reserved_25_63                   : 39;
	} s;
	/* struct nixx_af_mdqx_parent_s cn; */
};

static inline u64 NIXX_AF_MDQX_PARENT(u64 a)
	__attribute__ ((pure, always_inline));
static inline u64 NIXX_AF_MDQX_PARENT(u64 a)
{
	return 0x1480 + 0x10000 * a;
}

/**
 * Register (RVU_PF_BAR0) nix#_af_mdq#_pir
 *
 * NIX AF Meta Descriptor Queue Peak Information Rate Registers This
 * register has the same bit fields as NIX_AF_TL1()_CIR.
 */
union nixx_af_mdqx_pir {
	u64 u;
	struct nixx_af_mdqx_pir_s {
		u64 enable                           : 1;
		u64 rate_mantissa                    : 8;
		u64 rate_exponent                    : 4;
		u64 rate_divider_exponent            : 4;
		u64 reserved_17_28                   : 12;
		u64 burst_mantissa                   : 8;
		u64 burst_exponent                   : 4;
		u64 reserved_41_63                   : 23;
	} s;
	/* struct nixx_af_mdqx_pir_s cn; */
};

static inline u64 NIXX_AF_MDQX_PIR(u64 a)
	__attribute__ ((pure, always_inline));
static inline u64 NIXX_AF_MDQX_PIR(u64 a)
{
	return 0x1430 + 0x10000 * a;
}

/**
 * Register (RVU_PF_BAR0) nix#_af_mdq#_pointers
 *
 * INTERNAL: NIX AF Meta Descriptor 4 Linked List Pointers Debug Register
 * This register has the same bit fields as NIX_AF_TL4()_POINTERS.
 */
union nixx_af_mdqx_pointers {
	u64 u;
	struct nixx_af_mdqx_pointers_s {
		u64 next                             : 9;
		u64 reserved_9_15                    : 7;
		u64 prev                             : 9;
		u64 reserved_25_63                   : 39;
	} s;
	/* struct nixx_af_mdqx_pointers_s cn; */
};

static inline u64 NIXX_AF_MDQX_POINTERS(u64 a)
	__attribute__ ((pure, always_inline));
static inline u64 NIXX_AF_MDQX_POINTERS(u64 a)
{
	return 0x1460 + 0x10000 * a;
}

/**
 * Register (RVU_PF_BAR0) nix#_af_mdq#_ptr_fifo
 *
 * INTERNAL: NIX Meta Descriptor Queue Pointer FIFO State Debug Registers
 */
union nixx_af_mdqx_ptr_fifo {
	u64 u;
	struct nixx_af_mdqx_ptr_fifo_s {
		u64 tail                             : 4;
		u64 head                             : 4;
		u64 p_con                            : 1;
		u64 reserved_9_63                    : 55;
	} s;
	/* struct nixx_af_mdqx_ptr_fifo_s cn; */
};

static inline u64 NIXX_AF_MDQX_PTR_FIFO(u64 a)
	__attribute__ ((pure, always_inline));
static inline u64 NIXX_AF_MDQX_PTR_FIFO(u64 a)
{
	return 0x14d0 + 0x10000 * a;
}

/**
 * Register (RVU_PF_BAR0) nix#_af_mdq#_sched_state
 *
 * NIX AF Meta Descriptor Queue Scheduling Control State Registers This
 * register has the same bit fields as NIX_AF_TL2()_SCHED_STATE.
 */
union nixx_af_mdqx_sched_state {
	u64 u;
	struct nixx_af_mdqx_sched_state_s {
		u64 rr_count                         : 25;
		u64 reserved_25_63                   : 39;
	} s;
	/* struct nixx_af_mdqx_sched_state_s cn; */
};

static inline u64 NIXX_AF_MDQX_SCHED_STATE(u64 a)
	__attribute__ ((pure, always_inline));
static inline u64 NIXX_AF_MDQX_SCHED_STATE(u64 a)
{
	return 0x1440 + 0x10000 * a;
}

/**
 * Register (RVU_PF_BAR0) nix#_af_mdq#_schedule
 *
 * NIX AF Meta Descriptor Queue Scheduling Control Registers This
 * register has the same bit fields as NIX_AF_TL2()_SCHEDULE.
 */
union nixx_af_mdqx_schedule {
	u64 u;
	struct nixx_af_mdqx_schedule_s {
		u64 rr_quantum                       : 24;
		u64 prio                             : 4;
		u64 reserved_28_63                   : 36;
	} s;
	/* struct nixx_af_mdqx_schedule_s cn; */
};

static inline u64 NIXX_AF_MDQX_SCHEDULE(u64 a)
	__attribute__ ((pure, always_inline));
static inline u64 NIXX_AF_MDQX_SCHEDULE(u64 a)
{
	return 0x1400 + 0x10000 * a;
}

/**
 * Register (RVU_PF_BAR0) nix#_af_mdq#_shape
 *
 * NIX AF Meta Descriptor Queue Shaping Control Registers This register
 * has the same bit fields as NIX_AF_TL3()_SHAPE.
 */
union nixx_af_mdqx_shape {
	u64 u;
	struct nixx_af_mdqx_shape_s {
		u64 adjust                           : 9;
		u64 red_algo                         : 2;
		u64 red_disable                      : 1;
		u64 yellow_disable                   : 1;
		u64 reserved_13_23                   : 11;
		u64 length_disable                   : 1;
		u64 schedule_list                    : 2;
		u64 reserved_27_63                   : 37;
	} s;
	/* struct nixx_af_mdqx_shape_s cn; */
};

static inline u64 NIXX_AF_MDQX_SHAPE(u64 a)
	__attribute__ ((pure, always_inline));
static inline u64 NIXX_AF_MDQX_SHAPE(u64 a)
{
	return 0x1410 + 0x10000 * a;
}

/**
 * Register (RVU_PF_BAR0) nix#_af_mdq#_shape_state
 *
 * NIX AF Meta Descriptor Queue Shaping State Registers This register has
 * the same bit fields as NIX_AF_TL2()_SHAPE_STATE. This register must
 * not be written during normal operation.
 */
union nixx_af_mdqx_shape_state {
	u64 u;
	struct nixx_af_mdqx_shape_state_s {
		u64 cir_accum                        : 26;
		u64 pir_accum                        : 26;
		u64 color                            : 2;
		u64 reserved_54_63                   : 10;
	} s;
	/* struct nixx_af_mdqx_shape_state_s cn; */
};

static inline u64 NIXX_AF_MDQX_SHAPE_STATE(u64 a)
	__attribute__ ((pure, always_inline));
static inline u64 NIXX_AF_MDQX_SHAPE_STATE(u64 a)
{
	return 0x1450 + 0x10000 * a;
}

/**
 * Register (RVU_PF_BAR0) nix#_af_mdq#_sw_xoff
 *
 * NIX AF Meta Descriptor Controlled XOFF Registers This register has the
 * same bit fields as NIX_AF_TL1()_SW_XOFF
 */
union nixx_af_mdqx_sw_xoff {
	u64 u;
	struct nixx_af_mdqx_sw_xoff_s {
		u64 xoff                             : 1;
		u64 drain                            : 1;
		u64 reserved_2                       : 1;
		u64 drain_irq                        : 1;
		u64 reserved_4_63                    : 60;
	} s;
	/* struct nixx_af_mdqx_sw_xoff_s cn; */
};

static inline u64 NIXX_AF_MDQX_SW_XOFF(u64 a)
	__attribute__ ((pure, always_inline));
static inline u64 NIXX_AF_MDQX_SW_XOFF(u64 a)
{
	return 0x1470 + 0x10000 * a;
}

/**
 * Register (RVU_PF_BAR0) nix#_af_mdq_const
 *
 * NIX AF Meta Descriptor Queue Constants Register This register contains
 * constants for software discovery.
 */
union nixx_af_mdq_const {
	u64 u;
	struct nixx_af_mdq_const_s {
		u64 count                            : 16;
		u64 reserved_16_63                   : 48;
	} s;
	/* struct nixx_af_mdq_const_s cn; */
};

static inline u64 NIXX_AF_MDQ_CONST(void)
	__attribute__ ((pure, always_inline));
static inline u64 NIXX_AF_MDQ_CONST(void)
{
	return 0x90;
}

/**
 * Register (RVU_PF_BAR0) nix#_af_ndc_cfg
 *
 * NIX AF General Configuration Register
 */
union nixx_af_ndc_cfg {
	u64 u;
	struct nixx_af_ndc_cfg_s {
		u64 ndc_ign_pois                     : 1;
		u64 byp_sq                           : 1;
		u64 byp_sqb                          : 1;
		u64 byp_cqs                          : 1;
		u64 byp_cints                        : 1;
		u64 byp_dyno                         : 1;
		u64 byp_mce                          : 1;
		u64 byp_rqc                          : 1;
		u64 byp_rsse                         : 1;
		u64 byp_mc_data                      : 1;
		u64 byp_mc_wqe                       : 1;
		u64 byp_mr_data                      : 1;
		u64 byp_mr_wqe                       : 1;
		u64 byp_qints                        : 1;
		u64 reserved_14_63                   : 50;
	} s;
	/* struct nixx_af_ndc_cfg_s cn; */
};

static inline u64 NIXX_AF_NDC_CFG(void)
	__attribute__ ((pure, always_inline));
static inline u64 NIXX_AF_NDC_CFG(void)
{
	return 0x18;
}

/**
 * Register (RVU_PF_BAR0) nix#_af_ndc_rx_sync
 *
 * NIX AF Receive NDC Sync Register Used to synchronize the NIX receive
 * NDC (NDC_IDX_E::NIX()_RX).
 */
union nixx_af_ndc_rx_sync {
	u64 u;
	struct nixx_af_ndc_rx_sync_s {
		u64 lf                               : 8;
		u64 reserved_8_11                    : 4;
		u64 exec                             : 1;
		u64 reserved_13_63                   : 51;
	} s;
	/* struct nixx_af_ndc_rx_sync_s cn; */
};

static inline u64 NIXX_AF_NDC_RX_SYNC(void)
	__attribute__ ((pure, always_inline));
static inline u64 NIXX_AF_NDC_RX_SYNC(void)
{
	return 0x3e0;
}

/**
 * Register (RVU_PF_BAR0) nix#_af_ndc_tx_sync
 *
 * NIX AF NDC_TX Sync Register Used to synchronize the NIX transmit NDC
 * (NDC_IDX_E::NIX()_TX).
 */
union nixx_af_ndc_tx_sync {
	u64 u;
	struct nixx_af_ndc_tx_sync_s {
		u64 lf                               : 8;
		u64 reserved_8_11                    : 4;
		u64 exec                             : 1;
		u64 reserved_13_63                   : 51;
	} s;
	/* struct nixx_af_ndc_tx_sync_s cn; */
};

static inline u64 NIXX_AF_NDC_TX_SYNC(void)
	__attribute__ ((pure, always_inline));
static inline u64 NIXX_AF_NDC_TX_SYNC(void)
{
	return 0x3f0;
}

/**
 * Register (RVU_PF_BAR0) nix#_af_norm_tx_fifo_status
 *
 * NIX AF Normal Transmit FIFO Status Register Status of FIFO which
 * transmits normal packets to CGX and LBK.
 */
union nixx_af_norm_tx_fifo_status {
	u64 u;
	struct nixx_af_norm_tx_fifo_status_s {
		u64 count                            : 12;
		u64 reserved_12_63                   : 52;
	} s;
	/* struct nixx_af_norm_tx_fifo_status_s cn; */
};

static inline u64 NIXX_AF_NORM_TX_FIFO_STATUS(void)
	__attribute__ ((pure, always_inline));
static inline u64 NIXX_AF_NORM_TX_FIFO_STATUS(void)
{
	return 0x648;
}

/**
 * Register (RVU_PF_BAR0) nix#_af_pq#_dbg_arb_link_exp
 *
 * INTERNAL: NIX AF PQ Arb Link EXPRESS Debug Register
 */
union nixx_af_pqx_dbg_arb_link_exp {
	u64 u;
	struct nixx_af_pqx_dbg_arb_link_exp_s {
		u64 req                              : 1;
		u64 act_c_con                        : 1;
		u64 cnt                              : 2;
		u64 reserved_4_5                     : 2;
		u64 rr_mask                          : 1;
		u64 reserved_7_63                    : 57;
	} s;
	/* struct nixx_af_pqx_dbg_arb_link_exp_s cn; */
};

static inline u64 NIXX_AF_PQX_DBG_ARB_LINK_EXP(u64 a)
	__attribute__ ((pure, always_inline));
static inline u64 NIXX_AF_PQX_DBG_ARB_LINK_EXP(u64 a)
{
	return 0xce8 + 0x10000 * a;
}

/**
 * Register (RVU_PF_BAR0) nix#_af_pq#_dbg_arb_link_nrm
 *
 * INTERNAL: NIX AF PQ Arb Link NORMAL Debug Register
 */
union nixx_af_pqx_dbg_arb_link_nrm {
	u64 u;
	struct nixx_af_pqx_dbg_arb_link_nrm_s {
		u64 req                              : 1;
		u64 act_c_con                        : 1;
		u64 cnt                              : 2;
		u64 reserved_4_5                     : 2;
		u64 rr_mask                          : 1;
		u64 reserved_7_63                    : 57;
	} s;
	/* struct nixx_af_pqx_dbg_arb_link_nrm_s cn; */
};

static inline u64 NIXX_AF_PQX_DBG_ARB_LINK_NRM(u64 a)
	__attribute__ ((pure, always_inline));
static inline u64 NIXX_AF_PQX_DBG_ARB_LINK_NRM(u64 a)
{
	return 0xce0 + 0x10000 * a;
}

/**
 * Register (RVU_PF_BAR0) nix#_af_pq#_dbg_arb_link_sdp
 *
 * INTERNAL: NIX AF PQ Arb Link SDP Debug Register
 */
union nixx_af_pqx_dbg_arb_link_sdp {
	u64 u;
	struct nixx_af_pqx_dbg_arb_link_sdp_s {
		u64 req                              : 1;
		u64 act_c_con                        : 1;
		u64 cnt                              : 2;
		u64 reserved_4_5                     : 2;
		u64 rr_mask                          : 1;
		u64 reserved_7_63                    : 57;
	} s;
	/* struct nixx_af_pqx_dbg_arb_link_sdp_s cn; */
};

static inline u64 NIXX_AF_PQX_DBG_ARB_LINK_SDP(u64 a)
	__attribute__ ((pure, always_inline));
static inline u64 NIXX_AF_PQX_DBG_ARB_LINK_SDP(u64 a)
{
	return 0xcf0 + 0x10000 * a;
}

/**
 * Register (RVU_PF_BAR0) nix#_af_pq_arb_crd_rdy_debug
 *
 * INTERNAL: NIX AF PQ_ARB Node Credit Ready Registers  NIX AF PQ ARB
 * Credit ready register
 */
union nixx_af_pq_arb_crd_rdy_debug {
	u64 u;
	struct nixx_af_pq_arb_crd_rdy_debug_s {
		u64 node_crd_rdy                     : 28;
		u64 reserved_28_63                   : 36;
	} s;
	/* struct nixx_af_pq_arb_crd_rdy_debug_s cn; */
};

static inline u64 NIXX_AF_PQ_ARB_CRD_RDY_DEBUG(void)
	__attribute__ ((pure, always_inline));
static inline u64 NIXX_AF_PQ_ARB_CRD_RDY_DEBUG(void)
{
	return 0xf10;
}

/**
 * Register (RVU_PF_BAR0) nix#_af_pq_arb_dwrr_msk_debug
 *
 * INTERNAL: NIX AF PQ_ARB DWRR mask set read only debug Registers
 */
union nixx_af_pq_arb_dwrr_msk_debug {
	u64 u;
	struct nixx_af_pq_arb_dwrr_msk_debug_s {
		u64 node_dwrr_mask_set               : 28;
		u64 reserved_28_63                   : 36;
	} s;
	/* struct nixx_af_pq_arb_dwrr_msk_debug_s cn; */
};

static inline u64 NIXX_AF_PQ_ARB_DWRR_MSK_DEBUG(void)
	__attribute__ ((pure, always_inline));
static inline u64 NIXX_AF_PQ_ARB_DWRR_MSK_DEBUG(void)
{
	return 0xf30;
}

/**
 * Register (RVU_PF_BAR0) nix#_af_pq_arb_node_gnt_debug
 *
 * INTERNAL: NIX AF PQ_ARB Node Grant vector Registers
 */
union nixx_af_pq_arb_node_gnt_debug {
	u64 u;
	struct nixx_af_pq_arb_node_gnt_debug_s {
		u64 node_grant_vec                   : 28;
		u64 reserved_28_63                   : 36;
	} s;
	/* struct nixx_af_pq_arb_node_gnt_debug_s cn; */
};

static inline u64 NIXX_AF_PQ_ARB_NODE_GNT_DEBUG(void)
	__attribute__ ((pure, always_inline));
static inline u64 NIXX_AF_PQ_ARB_NODE_GNT_DEBUG(void)
{
	return 0xf20;
}

/**
 * Register (RVU_PF_BAR0) nix#_af_pq_arb_node_req_debug
 *
 * INTERNAL: NIX AF PQ_ARB Node Request Debug Registers  NIX AF PQ ARB
 * Node Request Debug register
 */
union nixx_af_pq_arb_node_req_debug {
	u64 u;
	struct nixx_af_pq_arb_node_req_debug_s {
		u64 node_req                         : 28;
		u64 reserved_28_63                   : 36;
	} s;
	/* struct nixx_af_pq_arb_node_req_debug_s cn; */
};

static inline u64 NIXX_AF_PQ_ARB_NODE_REQ_DEBUG(void)
	__attribute__ ((pure, always_inline));
static inline u64 NIXX_AF_PQ_ARB_NODE_REQ_DEBUG(void)
{
	return 0xf00;
}

/**
 * Register (RVU_PF_BAR0) nix#_af_pq_arb_shape_vld_dbg
 *
 * INTERNAL: NIX AF PQ_ARB shape valid set Register
 */
union nixx_af_pq_arb_shape_vld_dbg {
	u64 u;
	struct nixx_af_pq_arb_shape_vld_dbg_s {
		u64 node_shape_vld_set               : 28;
		u64 reserved_28_63                   : 36;
	} s;
	/* struct nixx_af_pq_arb_shape_vld_dbg_s cn; */
};

static inline u64 NIXX_AF_PQ_ARB_SHAPE_VLD_DBG(void)
	__attribute__ ((pure, always_inline));
static inline u64 NIXX_AF_PQ_ARB_SHAPE_VLD_DBG(void)
{
	return 0xf40;
}

/**
 * Register (RVU_PF_BAR0) nix#_af_pq_dbg_arb_0
 *
 * INTERNAL: NIX AF PQ Arb Debug 0 Register
 */
union nixx_af_pq_dbg_arb_0 {
	u64 u;
	struct nixx_af_pq_dbg_arb_0_s {
		u64 rr_mask_clr                      : 1;
		u64 reserved_1_63                    : 63;
	} s;
	/* struct nixx_af_pq_dbg_arb_0_s cn; */
};

static inline u64 NIXX_AF_PQ_DBG_ARB_0(void)
	__attribute__ ((pure, always_inline));
static inline u64 NIXX_AF_PQ_DBG_ARB_0(void)
{
	return 0xcf8;
}

/**
 * Register (RVU_PF_BAR0) nix#_af_pq_lnk_#_dwrr_msk_dbg
 *
 * INTERNAL: NIX AF PQ_ARB Physical Link DWRR MASK Registers
 */
union nixx_af_pq_lnk_x_dwrr_msk_dbg {
	u64 u;
	struct nixx_af_pq_lnk_x_dwrr_msk_dbg_s {
		u64 link_dwrr_mask_set               : 28;
		u64 reserved_28_63                   : 36;
	} s;
	/* struct nixx_af_pq_lnk_x_dwrr_msk_dbg_s cn; */
};

static inline u64 NIXX_AF_PQ_LNK_X_DWRR_MSK_DBG(u64 a)
	__attribute__ ((pure, always_inline));
static inline u64 NIXX_AF_PQ_LNK_X_DWRR_MSK_DBG(u64 a)
{
	return 0x1100 + 0x10000 * a;
}

/**
 * Register (RVU_PF_BAR0) nix#_af_pse_400_rate_divider
 *
 * INTERNAL: NIX AF PSE 400 Rate Divider Register
 */
union nixx_af_pse_400_rate_divider {
	u64 u;
	struct nixx_af_pse_400_rate_divider_s {
		u64 rate_div_cfg                     : 9;
		u64 reserved_9_63                    : 55;
	} s;
	/* struct nixx_af_pse_400_rate_divider_s cn; */
};

static inline u64 NIXX_AF_PSE_400_RATE_DIVIDER(void)
	__attribute__ ((pure, always_inline));
static inline u64 NIXX_AF_PSE_400_RATE_DIVIDER(void)
{
	return 0x830;
}

/**
 * Register (RVU_PF_BAR0) nix#_af_pse_active_cycles_pc
 *
 * NIX AF Active Cycles Register These registers are indexed by the
 * conditional clock domain number.
 */
union nixx_af_pse_active_cycles_pc {
	u64 u;
	struct nixx_af_pse_active_cycles_pc_s {
		u64 act_cyc                          : 64;
	} s;
	/* struct nixx_af_pse_active_cycles_pc_s cn; */
};

static inline u64 NIXX_AF_PSE_ACTIVE_CYCLES_PC(void)
	__attribute__ ((pure, always_inline));
static inline u64 NIXX_AF_PSE_ACTIVE_CYCLES_PC(void)
{
	return 0x8c0;
}

/**
 * Register (RVU_PF_BAR0) nix#_af_pse_bp_test0
 *
 * INTERNAL: NIX AF PSE Backpressure Test 0 Register
 */
union nixx_af_pse_bp_test0 {
	u64 u;
	struct nixx_af_pse_bp_test0_s {
		u64 lfsr_freq                        : 12;
		u64 reserved_12_63                   : 52;
	} s;
	struct nixx_af_pse_bp_test0_cn96xxp1 {
		u64 lfsr_freq                        : 12;
		u64 reserved_12_15                   : 4;
		u64 bp_cfg                           : 8;
		u64 reserved_24_59                   : 36;
		u64 enable                           : 4;
	} cn96xxp1;
	struct nixx_af_pse_bp_test0_cn96xxp3 {
		u64 lfsr_freq                        : 12;
		u64 reserved_12_15                   : 4;
		u64 reserved_16_19                   : 4;
		u64 bp_cfg                           : 12;
		u64 reserved_32_55                   : 24;
		u64 reserved_56_57                   : 2;
		u64 enable                           : 6;
	} cn96xxp3;
	/* struct nixx_af_pse_bp_test0_cn96xxp1 cnf95xxp1; */
	struct nixx_af_pse_bp_test0_cnf95xxp2 {
		u64 lfsr_freq                        : 12;
		u64 reserved_12_15                   : 4;
		u64 bp_cfg                           : 8;
		u64 reserved_24_31                   : 8;
		u64 reserved_32_55                   : 24;
		u64 reserved_56_59                   : 4;
		u64 enable                           : 4;
	} cnf95xxp2;
};

static inline u64 NIXX_AF_PSE_BP_TEST0(void)
	__attribute__ ((pure, always_inline));
static inline u64 NIXX_AF_PSE_BP_TEST0(void)
{
	return 0x840;
}

/**
 * Register (RVU_PF_BAR0) nix#_af_pse_bp_test1
 *
 * INTERNAL: NIX AF PSE Backpressure Test 1 Register
 */
union nixx_af_pse_bp_test1 {
	u64 u;
	struct nixx_af_pse_bp_test1_s {
		u64 lfsr_freq                        : 12;
		u64 reserved_12_15                   : 4;
		u64 bp_cfg                           : 10;
		u64 reserved_26_63                   : 38;
	} s;
	struct nixx_af_pse_bp_test1_cn96xxp1 {
		u64 lfsr_freq                        : 12;
		u64 reserved_12_15                   : 4;
		u64 bp_cfg                           : 8;
		u64 reserved_24_59                   : 36;
		u64 enable                           : 4;
	} cn96xxp1;
	struct nixx_af_pse_bp_test1_cn96xxp3 {
		u64 lfsr_freq                        : 12;
		u64 reserved_12_15                   : 4;
		u64 bp_cfg                           : 10;
		u64 reserved_26_31                   : 6;
		u64 reserved_32_55                   : 24;
		u64 reserved_56_58                   : 3;
		u64 enable                           : 5;
	} cn96xxp3;
	/* struct nixx_af_pse_bp_test1_cn96xxp1 cnf95xxp1; */
	struct nixx_af_pse_bp_test1_cnf95xxp2 {
		u64 lfsr_freq                        : 12;
		u64 reserved_12_15                   : 4;
		u64 bp_cfg                           : 8;
		u64 reserved_24_31                   : 8;
		u64 reserved_32_55                   : 24;
		u64 reserved_56_59                   : 4;
		u64 enable                           : 4;
	} cnf95xxp2;
};

static inline u64 NIXX_AF_PSE_BP_TEST1(void)
	__attribute__ ((pure, always_inline));
static inline u64 NIXX_AF_PSE_BP_TEST1(void)
{
	return 0x850;
}

/**
 * Register (RVU_PF_BAR0) nix#_af_pse_bp_test2
 *
 * INTERNAL: NIX AF PSE Backpressure Test 2 Register
 */
union nixx_af_pse_bp_test2 {
	u64 u;
	struct nixx_af_pse_bp_test2_s {
		u64 lfsr_freq                        : 12;
		u64 reserved_12_15                   : 4;
		u64 bp_cfg                           : 10;
		u64 reserved_26_63                   : 38;
	} s;
	struct nixx_af_pse_bp_test2_cn96xxp1 {
		u64 lfsr_freq                        : 12;
		u64 reserved_12_15                   : 4;
		u64 bp_cfg                           : 8;
		u64 reserved_24_59                   : 36;
		u64 enable                           : 4;
	} cn96xxp1;
	struct nixx_af_pse_bp_test2_cn96xxp3 {
		u64 lfsr_freq                        : 12;
		u64 reserved_12_15                   : 4;
		u64 bp_cfg                           : 10;
		u64 reserved_26_31                   : 6;
		u64 reserved_32_55                   : 24;
		u64 reserved_56_58                   : 3;
		u64 enable                           : 5;
	} cn96xxp3;
	/* struct nixx_af_pse_bp_test2_cn96xxp1 cnf95xxp1; */
	struct nixx_af_pse_bp_test2_cnf95xxp2 {
		u64 lfsr_freq                        : 12;
		u64 reserved_12_15                   : 4;
		u64 bp_cfg                           : 8;
		u64 reserved_24_31                   : 8;
		u64 reserved_32_55                   : 24;
		u64 reserved_56_59                   : 4;
		u64 enable                           : 4;
	} cnf95xxp2;
};

static inline u64 NIXX_AF_PSE_BP_TEST2(void)
	__attribute__ ((pure, always_inline));
static inline u64 NIXX_AF_PSE_BP_TEST2(void)
{
	return 0x860;
}

/**
 * Register (RVU_PF_BAR0) nix#_af_pse_bp_test3
 *
 * INTERNAL: NIX AF PSE Backpressure Test 3 Register
 */
union nixx_af_pse_bp_test3 {
	u64 u;
	struct nixx_af_pse_bp_test3_s {
		u64 lfsr_freq                        : 12;
		u64 reserved_12_15                   : 4;
		u64 bp_cfg                           : 10;
		u64 reserved_26_63                   : 38;
	} s;
	struct nixx_af_pse_bp_test3_cn96xxp1 {
		u64 lfsr_freq                        : 12;
		u64 reserved_12_15                   : 4;
		u64 bp_cfg                           : 8;
		u64 reserved_24_59                   : 36;
		u64 enable                           : 4;
	} cn96xxp1;
	struct nixx_af_pse_bp_test3_cn96xxp3 {
		u64 lfsr_freq                        : 12;
		u64 reserved_12_15                   : 4;
		u64 bp_cfg                           : 10;
		u64 reserved_26_31                   : 6;
		u64 reserved_32_55                   : 24;
		u64 reserved_56_58                   : 3;
		u64 enable                           : 5;
	} cn96xxp3;
	/* struct nixx_af_pse_bp_test3_cn96xxp1 cnf95xxp1; */
	struct nixx_af_pse_bp_test3_cnf95xxp2 {
		u64 lfsr_freq                        : 12;
		u64 reserved_12_15                   : 4;
		u64 bp_cfg                           : 8;
		u64 reserved_24_31                   : 8;
		u64 reserved_32_55                   : 24;
		u64 reserved_56_59                   : 4;
		u64 enable                           : 4;
	} cnf95xxp2;
};

static inline u64 NIXX_AF_PSE_BP_TEST3(void)
	__attribute__ ((pure, always_inline));
static inline u64 NIXX_AF_PSE_BP_TEST3(void)
{
	return 0x870;
}

/**
 * Register (RVU_PF_BAR0) nix#_af_pse_channel_level
 *
 * NIX AF PSE Channel Level Register
 */
union nixx_af_pse_channel_level {
	u64 u;
	struct nixx_af_pse_channel_level_s {
		u64 bp_level                         : 1;
		u64 reserved_1_63                    : 63;
	} s;
	/* struct nixx_af_pse_channel_level_s cn; */
};

static inline u64 NIXX_AF_PSE_CHANNEL_LEVEL(void)
	__attribute__ ((pure, always_inline));
static inline u64 NIXX_AF_PSE_CHANNEL_LEVEL(void)
{
	return 0x800;
}

/**
 * Register (RVU_PF_BAR0) nix#_af_pse_const
 *
 * NIX AF PSE Constants Register This register contains constants for
 * software discovery.
 */
union nixx_af_pse_const {
	u64 u;
	struct nixx_af_pse_const_s {
		u64 levels                           : 4;
		u64 reserved_4_7                     : 4;
		u64 mark_formats                     : 8;
		u64 reserved_16_63                   : 48;
	} s;
	/* struct nixx_af_pse_const_s cn; */
};

static inline u64 NIXX_AF_PSE_CONST(void)
	__attribute__ ((pure, always_inline));
static inline u64 NIXX_AF_PSE_CONST(void)
{
	return 0x60;
}

/**
 * Register (RVU_PF_BAR0) nix#_af_pse_eco
 *
 * INTERNAL: AF PSE ECO Register
 */
union nixx_af_pse_eco {
	u64 u;
	struct nixx_af_pse_eco_s {
		u64 eco_rw                           : 64;
	} s;
	/* struct nixx_af_pse_eco_s cn; */
};

static inline u64 NIXX_AF_PSE_ECO(void)
	__attribute__ ((pure, always_inline));
static inline u64 NIXX_AF_PSE_ECO(void)
{
	return 0x5d0;
}

/**
 * Register (RVU_PF_BAR0) nix#_af_pse_expr_bp_test
 *
 * INTERNAL: NIX AF PSE Express Backpressure Test Register  Internal:
 * 802.3br frame preemption/express path is defeatured.
 */
union nixx_af_pse_expr_bp_test {
	u64 u;
	struct nixx_af_pse_expr_bp_test_s {
		u64 lfsr_freq                        : 12;
		u64 reserved_12_15                   : 4;
		u64 bp_cfg                           : 32;
		u64 enable                           : 16;
	} s;
	/* struct nixx_af_pse_expr_bp_test_s cn; */
};

static inline u64 NIXX_AF_PSE_EXPR_BP_TEST(void)
	__attribute__ ((pure, always_inline));
static inline u64 NIXX_AF_PSE_EXPR_BP_TEST(void)
{
	return 0x890;
}

/**
 * Register (RVU_PF_BAR0) nix#_af_pse_norm_bp_test
 *
 * INTERNAL: NIX AF PSE Normal Backpressure Test Register
 */
union nixx_af_pse_norm_bp_test {
	u64 u;
	struct nixx_af_pse_norm_bp_test_s {
		u64 lfsr_freq                        : 12;
		u64 reserved_12_15                   : 4;
		u64 bp_cfg                           : 32;
		u64 reserved_48_63                   : 16;
	} s;
	struct nixx_af_pse_norm_bp_test_cn96xxp1 {
		u64 lfsr_freq                        : 12;
		u64 reserved_12_15                   : 4;
		u64 bp_cfg                           : 32;
		u64 enable                           : 16;
	} cn96xxp1;
	struct nixx_af_pse_norm_bp_test_cn96xxp3 {
		u64 lfsr_freq                        : 12;
		u64 reserved_12_15                   : 4;
		u64 bp_cfg                           : 12;
		u64 reserved_28_57                   : 30;
		u64 enable                           : 6;
	} cn96xxp3;
	/* struct nixx_af_pse_norm_bp_test_cn96xxp1 cnf95xx; */
};

static inline u64 NIXX_AF_PSE_NORM_BP_TEST(void)
	__attribute__ ((pure, always_inline));
static inline u64 NIXX_AF_PSE_NORM_BP_TEST(void)
{
	return 0x880;
}

/**
 * Register (RVU_PF_BAR0) nix#_af_pse_shaper_cfg
 *
 * NIX AF PSE Shaper Configuration Register
 */
union nixx_af_pse_shaper_cfg {
	u64 u;
	struct nixx_af_pse_shaper_cfg_s {
		u64 red_send_as_yellow               : 1;
		u64 color_aware                      : 1;
		u64 reserved_2_63                    : 62;
	} s;
	/* struct nixx_af_pse_shaper_cfg_s cn; */
};

static inline u64 NIXX_AF_PSE_SHAPER_CFG(void)
	__attribute__ ((pure, always_inline));
static inline u64 NIXX_AF_PSE_SHAPER_CFG(void)
{
	return 0x810;
}

/**
 * Register (RVU_PF_BAR0) nix#_af_ras
 *
 * NIX AF RAS Interrupt Register This register is intended for delivery
 * of RAS events to the SCP, so should be ignored by OS drivers.
 */
union nixx_af_ras {
	u64 u;
	struct nixx_af_ras_s {
		u64 rx_mce_poison                    : 1;
		u64 rx_mcast_wqe_poison              : 1;
		u64 rx_mirror_wqe_poison             : 1;
		u64 rx_mcast_data_poison             : 1;
		u64 rx_mirror_data_poison            : 1;
		u64 reserved_5_31                    : 27;
		u64 aq_ctx_poison                    : 1;
		u64 aq_res_poison                    : 1;
		u64 aq_inst_poison                   : 1;
		u64 reserved_35_63                   : 29;
	} s;
	/* struct nixx_af_ras_s cn; */
};

static inline u64 NIXX_AF_RAS(void)
	__attribute__ ((pure, always_inline));
static inline u64 NIXX_AF_RAS(void)
{
	return 0x1a0;
}

/**
 * Register (RVU_PF_BAR0) nix#_af_ras_ena_w1c
 *
 * NIX AF RAS Interrupt Enable Clear Register This register clears
 * interrupt enable bits.
 */
union nixx_af_ras_ena_w1c {
	u64 u;
	struct nixx_af_ras_ena_w1c_s {
		u64 rx_mce_poison                    : 1;
		u64 rx_mcast_wqe_poison              : 1;
		u64 rx_mirror_wqe_poison             : 1;
		u64 rx_mcast_data_poison             : 1;
		u64 rx_mirror_data_poison            : 1;
		u64 reserved_5_31                    : 27;
		u64 aq_ctx_poison                    : 1;
		u64 aq_res_poison                    : 1;
		u64 aq_inst_poison                   : 1;
		u64 reserved_35_63                   : 29;
	} s;
	/* struct nixx_af_ras_ena_w1c_s cn; */
};

static inline u64 NIXX_AF_RAS_ENA_W1C(void)
	__attribute__ ((pure, always_inline));
static inline u64 NIXX_AF_RAS_ENA_W1C(void)
{
	return 0x1b8;
}

/**
 * Register (RVU_PF_BAR0) nix#_af_ras_ena_w1s
 *
 * NIX AF RAS Interrupt Enable Set Register This register sets interrupt
 * enable bits.
 */
union nixx_af_ras_ena_w1s {
	u64 u;
	struct nixx_af_ras_ena_w1s_s {
		u64 rx_mce_poison                    : 1;
		u64 rx_mcast_wqe_poison              : 1;
		u64 rx_mirror_wqe_poison             : 1;
		u64 rx_mcast_data_poison             : 1;
		u64 rx_mirror_data_poison            : 1;
		u64 reserved_5_31                    : 27;
		u64 aq_ctx_poison                    : 1;
		u64 aq_res_poison                    : 1;
		u64 aq_inst_poison                   : 1;
		u64 reserved_35_63                   : 29;
	} s;
	/* struct nixx_af_ras_ena_w1s_s cn; */
};

static inline u64 NIXX_AF_RAS_ENA_W1S(void)
	__attribute__ ((pure, always_inline));
static inline u64 NIXX_AF_RAS_ENA_W1S(void)
{
	return 0x1b0;
}

/**
 * Register (RVU_PF_BAR0) nix#_af_ras_w1s
 *
 * NIX AF RAS Interrupt Set Register This register sets interrupt bits.
 */
union nixx_af_ras_w1s {
	u64 u;
	struct nixx_af_ras_w1s_s {
		u64 rx_mce_poison                    : 1;
		u64 rx_mcast_wqe_poison              : 1;
		u64 rx_mirror_wqe_poison             : 1;
		u64 rx_mcast_data_poison             : 1;
		u64 rx_mirror_data_poison            : 1;
		u64 reserved_5_31                    : 27;
		u64 aq_ctx_poison                    : 1;
		u64 aq_res_poison                    : 1;
		u64 aq_inst_poison                   : 1;
		u64 reserved_35_63                   : 29;
	} s;
	/* struct nixx_af_ras_w1s_s cn; */
};

static inline u64 NIXX_AF_RAS_W1S(void)
	__attribute__ ((pure, always_inline));
static inline u64 NIXX_AF_RAS_W1S(void)
{
	return 0x1a8;
}

/**
 * Register (RVU_PF_BAR0) nix#_af_reb_bp_test#
 *
 * INTERNAL: NIX AF REB Backpressure Test Registers
 */
union nixx_af_reb_bp_testx {
	u64 u;
	struct nixx_af_reb_bp_testx_s {
		u64 lfsr_freq                        : 12;
		u64 reserved_12_15                   : 4;
		u64 bp_cfg                           : 8;
		u64 reserved_24_47                   : 24;
		u64 enable                           : 4;
		u64 reserved_52_63                   : 12;
	} s;
	/* struct nixx_af_reb_bp_testx_s cn; */
};

static inline u64 NIXX_AF_REB_BP_TESTX(u64 a)
	__attribute__ ((pure, always_inline));
static inline u64 NIXX_AF_REB_BP_TESTX(u64 a)
{
	return 0x4840 + 0x10000 * a;
}

/**
 * Register (RVU_PF_BAR0) nix#_af_rq_const
 *
 * NIX AF RQ Constants Register This register contains constants for
 * software discovery.
 */
union nixx_af_rq_const {
	u64 u;
	struct nixx_af_rq_const_s {
		u64 queues_per_lf                    : 24;
		u64 reserved_24_63                   : 40;
	} s;
	/* struct nixx_af_rq_const_s cn; */
};

static inline u64 NIXX_AF_RQ_CONST(void)
	__attribute__ ((pure, always_inline));
static inline u64 NIXX_AF_RQ_CONST(void)
{
	return 0x50;
}

/**
 * Register (RVU_PF_BAR0) nix#_af_rqm_bp_test
 *
 * INTERNAL: NIX AF REB Backpressure Test Registers
 */
union nixx_af_rqm_bp_test {
	u64 u;
	struct nixx_af_rqm_bp_test_s {
		u64 lfsr_freq                        : 12;
		u64 reserved_12_15                   : 4;
		u64 bp_cfg                           : 16;
		u64 reserved_32_47                   : 16;
		u64 enable                           : 8;
		u64 reserved_56_63                   : 8;
	} s;
	/* struct nixx_af_rqm_bp_test_s cn; */
};

static inline u64 NIXX_AF_RQM_BP_TEST(void)
	__attribute__ ((pure, always_inline));
static inline u64 NIXX_AF_RQM_BP_TEST(void)
{
	return 0x4880;
}

/**
 * Register (RVU_PF_BAR0) nix#_af_rqm_eco
 *
 * INTERNAL: AF RQM ECO Register
 */
union nixx_af_rqm_eco {
	u64 u;
	struct nixx_af_rqm_eco_s {
		u64 eco_rw                           : 64;
	} s;
	/* struct nixx_af_rqm_eco_s cn; */
};

static inline u64 NIXX_AF_RQM_ECO(void)
	__attribute__ ((pure, always_inline));
static inline u64 NIXX_AF_RQM_ECO(void)
{
	return 0x5a0;
}

/**
 * Register (RVU_PF_BAR0) nix#_af_rvu_int
 *
 * NIX AF RVU Interrupt Register This register contains RVU error
 * interrupt summary bits.
 */
union nixx_af_rvu_int {
	u64 u;
	struct nixx_af_rvu_int_s {
		u64 unmapped_slot                    : 1;
		u64 reserved_1_63                    : 63;
	} s;
	/* struct nixx_af_rvu_int_s cn; */
};

static inline u64 NIXX_AF_RVU_INT(void)
	__attribute__ ((pure, always_inline));
static inline u64 NIXX_AF_RVU_INT(void)
{
	return 0x1c0;
}

/**
 * Register (RVU_PF_BAR0) nix#_af_rvu_int_ena_w1c
 *
 * NIX AF RVU Interrupt Enable Clear Register This register clears
 * interrupt enable bits.
 */
union nixx_af_rvu_int_ena_w1c {
	u64 u;
	struct nixx_af_rvu_int_ena_w1c_s {
		u64 unmapped_slot                    : 1;
		u64 reserved_1_63                    : 63;
	} s;
	/* struct nixx_af_rvu_int_ena_w1c_s cn; */
};

static inline u64 NIXX_AF_RVU_INT_ENA_W1C(void)
	__attribute__ ((pure, always_inline));
static inline u64 NIXX_AF_RVU_INT_ENA_W1C(void)
{
	return 0x1d8;
}

/**
 * Register (RVU_PF_BAR0) nix#_af_rvu_int_ena_w1s
 *
 * NIX AF RVU Interrupt Enable Set Register This register sets interrupt
 * enable bits.
 */
union nixx_af_rvu_int_ena_w1s {
	u64 u;
	struct nixx_af_rvu_int_ena_w1s_s {
		u64 unmapped_slot                    : 1;
		u64 reserved_1_63                    : 63;
	} s;
	/* struct nixx_af_rvu_int_ena_w1s_s cn; */
};

static inline u64 NIXX_AF_RVU_INT_ENA_W1S(void)
	__attribute__ ((pure, always_inline));
static inline u64 NIXX_AF_RVU_INT_ENA_W1S(void)
{
	return 0x1d0;
}

/**
 * Register (RVU_PF_BAR0) nix#_af_rvu_int_w1s
 *
 * NIX AF RVU Interrupt Set Register This register sets interrupt bits.
 */
union nixx_af_rvu_int_w1s {
	u64 u;
	struct nixx_af_rvu_int_w1s_s {
		u64 unmapped_slot                    : 1;
		u64 reserved_1_63                    : 63;
	} s;
	/* struct nixx_af_rvu_int_w1s_s cn; */
};

static inline u64 NIXX_AF_RVU_INT_W1S(void)
	__attribute__ ((pure, always_inline));
static inline u64 NIXX_AF_RVU_INT_W1S(void)
{
	return 0x1c8;
}

/**
 * Register (RVU_PF_BAR0) nix#_af_rvu_lf_cfg_debug
 *
 * NIX Privileged LF Configuration Debug Register This debug register
 * allows software to lookup the reverse mapping from VF/PF slot to LF.
 * The forward mapping is programmed with NIX_PRIV_LF()_CFG.
 */
union nixx_af_rvu_lf_cfg_debug {
	u64 u;
	struct nixx_af_rvu_lf_cfg_debug_s {
		u64 lf                               : 12;
		u64 lf_valid                         : 1;
		u64 exec                             : 1;
		u64 reserved_14_15                   : 2;
		u64 slot                             : 8;
		u64 pf_func                          : 16;
		u64 reserved_40_63                   : 24;
	} s;
	/* struct nixx_af_rvu_lf_cfg_debug_s cn; */
};

static inline u64 NIXX_AF_RVU_LF_CFG_DEBUG(void)
	__attribute__ ((pure, always_inline));
static inline u64 NIXX_AF_RVU_LF_CFG_DEBUG(void)
{
	return 0x8000030;
}

/**
 * Register (RVU_PF_BAR0) nix#_af_rx_active_cycles_pc#
 *
 * NIX AF Active Cycles Register These registers are indexed by the
 * conditional clock domain number.
 */
union nixx_af_rx_active_cycles_pcx {
	u64 u;
	struct nixx_af_rx_active_cycles_pcx_s {
		u64 act_cyc                          : 64;
	} s;
	/* struct nixx_af_rx_active_cycles_pcx_s cn; */
};

static inline u64 NIXX_AF_RX_ACTIVE_CYCLES_PCX(u64 a)
	__attribute__ ((pure, always_inline));
static inline u64 NIXX_AF_RX_ACTIVE_CYCLES_PCX(u64 a)
{
	return 0x4800 + 0x10000 * a;
}

/**
 * Register (RVU_PF_BAR0) nix#_af_rx_bpid#_status
 *
 * NIX AF Receive Backpressure ID Status Registers
 */
union nixx_af_rx_bpidx_status {
	u64 u;
	struct nixx_af_rx_bpidx_status_s {
		u64 aura_cnt                         : 32;
		u64 cq_cnt                           : 32;
	} s;
	/* struct nixx_af_rx_bpidx_status_s cn; */
};

static inline u64 NIXX_AF_RX_BPIDX_STATUS(u64 a)
	__attribute__ ((pure, always_inline));
static inline u64 NIXX_AF_RX_BPIDX_STATUS(u64 a)
{
	return 0x1a20 + 0x20000 * a;
}

/**
 * Register (RVU_PF_BAR0) nix#_af_rx_cfg
 *
 * NIX AF Receive Configuration Register
 */
union nixx_af_rx_cfg {
	u64 u;
	struct nixx_af_rx_cfg_s {
		u64 cbp_ena                          : 1;
		u64 reserved_1_63                    : 63;
	} s;
	/* struct nixx_af_rx_cfg_s cn; */
};

static inline u64 NIXX_AF_RX_CFG(void)
	__attribute__ ((pure, always_inline));
static inline u64 NIXX_AF_RX_CFG(void)
{
	return 0xd0;
}

/**
 * Register (RVU_PF_BAR0) nix#_af_rx_chan#_cfg
 *
 * NIX AF Receive Channel Configuration Registers
 */
union nixx_af_rx_chanx_cfg {
	u64 u;
	struct nixx_af_rx_chanx_cfg_s {
		u64 bpid                             : 9;
		u64 reserved_9_15                    : 7;
		u64 bp_ena                           : 1;
		u64 sw_xoff                          : 1;
		u64 imp                              : 1;
		u64 reserved_19_63                   : 45;
	} s;
	/* struct nixx_af_rx_chanx_cfg_s cn; */
};

static inline u64 NIXX_AF_RX_CHANX_CFG(u64 a)
	__attribute__ ((pure, always_inline));
static inline u64 NIXX_AF_RX_CHANX_CFG(u64 a)
{
	return 0x1a30 + 0x8000 * a;
}

/**
 * Register (RVU_PF_BAR0) nix#_af_rx_cpt#_credit
 *
 * INTERNAL: NIX AF Receive CPT Credit Register  Internal: Not used; no
 * IPSEC fast-path.
 */
union nixx_af_rx_cptx_credit {
	u64 u;
	struct nixx_af_rx_cptx_credit_s {
		u64 inst_cred_cnt                    : 22;
		u64 reserved_22_63                   : 42;
	} s;
	/* struct nixx_af_rx_cptx_credit_s cn; */
};

static inline u64 NIXX_AF_RX_CPTX_CREDIT(u64 a)
	__attribute__ ((pure, always_inline));
static inline u64 NIXX_AF_RX_CPTX_CREDIT(u64 a)
{
	return 0x360 + 8 * a;
}

/**
 * Register (RVU_PF_BAR0) nix#_af_rx_cpt#_inst_qsel
 *
 * INTERNAL: NIX AF Receive CPT Instruction Queue Select Register
 * Internal: Not used; no IPSEC fast-path.
 */
union nixx_af_rx_cptx_inst_qsel {
	u64 u;
	struct nixx_af_rx_cptx_inst_qsel_s {
		u64 slot                             : 8;
		u64 pf_func                          : 16;
		u64 reserved_24_63                   : 40;
	} s;
	/* struct nixx_af_rx_cptx_inst_qsel_s cn; */
};

static inline u64 NIXX_AF_RX_CPTX_INST_QSEL(u64 a)
	__attribute__ ((pure, always_inline));
static inline u64 NIXX_AF_RX_CPTX_INST_QSEL(u64 a)
{
	return 0x320 + 8 * a;
}

/**
 * Register (RVU_PF_BAR0) nix#_af_rx_def_iip4
 *
 * NIX AF Receive Inner IPv4 Header Definition Register Defines layer
 * information in NPC_RESULT_S to identify an inner IPv4 header.
 * Typically the same as NPC_AF_PCK_DEF_IIP4.
 */
union nixx_af_rx_def_iip4 {
	u64 u;
	struct nixx_af_rx_def_iip4_s {
		u64 ltype_mask                       : 4;
		u64 ltype_match                      : 4;
		u64 lid                              : 3;
		u64 reserved_11_63                   : 53;
	} s;
	/* struct nixx_af_rx_def_iip4_s cn; */
};

static inline u64 NIXX_AF_RX_DEF_IIP4(void)
	__attribute__ ((pure, always_inline));
static inline u64 NIXX_AF_RX_DEF_IIP4(void)
{
	return 0x220;
}

/**
 * Register (RVU_PF_BAR0) nix#_af_rx_def_iip6
 *
 * NIX AF Receive Inner IPv6 Header Definition Register Defines layer
 * information in NPC_RESULT_S to identify an inner IPv6 header.
 */
union nixx_af_rx_def_iip6 {
	u64 u;
	struct nixx_af_rx_def_iip6_s {
		u64 ltype_mask                       : 4;
		u64 ltype_match                      : 4;
		u64 lid                              : 3;
		u64 reserved_11_63                   : 53;
	} s;
	/* struct nixx_af_rx_def_iip6_s cn; */
};

static inline u64 NIXX_AF_RX_DEF_IIP6(void)
	__attribute__ ((pure, always_inline));
static inline u64 NIXX_AF_RX_DEF_IIP6(void)
{
	return 0x240;
}

/**
 * Register (RVU_PF_BAR0) nix#_af_rx_def_ipsec#
 *
 * INTERNAL: NIX AF Receive IPSEC Header Definition Registers  Internal:
 * Not used; no IPSEC fast-path.
 */
union nixx_af_rx_def_ipsecx {
	u64 u;
	struct nixx_af_rx_def_ipsecx_s {
		u64 ltype_mask                       : 4;
		u64 ltype_match                      : 4;
		u64 lid                              : 3;
		u64 reserved_11                      : 1;
		u64 spi_offset                       : 4;
		u64 spi_nz                           : 1;
		u64 reserved_17_63                   : 47;
	} s;
	/* struct nixx_af_rx_def_ipsecx_s cn; */
};

static inline u64 NIXX_AF_RX_DEF_IPSECX(u64 a)
	__attribute__ ((pure, always_inline));
static inline u64 NIXX_AF_RX_DEF_IPSECX(u64 a)
{
	return 0x2b0 + 8 * a;
}

/**
 * Register (RVU_PF_BAR0) nix#_af_rx_def_isctp
 *
 * NIX AF Receive Inner SCTP Header Definition Register Defines layer
 * information in NPC_RESULT_S to identify an inner SCTP header.
 */
union nixx_af_rx_def_isctp {
	u64 u;
	struct nixx_af_rx_def_isctp_s {
		u64 ltype_mask                       : 4;
		u64 ltype_match                      : 4;
		u64 lid                              : 3;
		u64 reserved_11_63                   : 53;
	} s;
	/* struct nixx_af_rx_def_isctp_s cn; */
};

static inline u64 NIXX_AF_RX_DEF_ISCTP(void)
	__attribute__ ((pure, always_inline));
static inline u64 NIXX_AF_RX_DEF_ISCTP(void)
{
	return 0x2a0;
}

/**
 * Register (RVU_PF_BAR0) nix#_af_rx_def_itcp
 *
 * NIX AF Receive Inner TCP Header Definition Register Defines layer
 * information in NPC_RESULT_S to identify an inner TCP header.
 */
union nixx_af_rx_def_itcp {
	u64 u;
	struct nixx_af_rx_def_itcp_s {
		u64 ltype_mask                       : 4;
		u64 ltype_match                      : 4;
		u64 lid                              : 3;
		u64 reserved_11_63                   : 53;
	} s;
	/* struct nixx_af_rx_def_itcp_s cn; */
};

static inline u64 NIXX_AF_RX_DEF_ITCP(void)
	__attribute__ ((pure, always_inline));
static inline u64 NIXX_AF_RX_DEF_ITCP(void)
{
	return 0x260;
}

/**
 * Register (RVU_PF_BAR0) nix#_af_rx_def_iudp
 *
 * NIX AF Receive Inner UDP Header Definition Register Defines layer
 * information in NPC_RESULT_S to identify an inner UDP header.
 */
union nixx_af_rx_def_iudp {
	u64 u;
	struct nixx_af_rx_def_iudp_s {
		u64 ltype_mask                       : 4;
		u64 ltype_match                      : 4;
		u64 lid                              : 3;
		u64 reserved_11_63                   : 53;
	} s;
	/* struct nixx_af_rx_def_iudp_s cn; */
};

static inline u64 NIXX_AF_RX_DEF_IUDP(void)
	__attribute__ ((pure, always_inline));
static inline u64 NIXX_AF_RX_DEF_IUDP(void)
{
	return 0x280;
}

/**
 * Register (RVU_PF_BAR0) nix#_af_rx_def_oip4
 *
 * NIX AF Receive Outer IPv4 Header Definition Register Defines layer
 * information in NPC_RESULT_S to identify an outer IPv4 L3 header.
 * Typically the same as NPC_AF_PCK_DEF_OIP4.
 */
union nixx_af_rx_def_oip4 {
	u64 u;
	struct nixx_af_rx_def_oip4_s {
		u64 ltype_mask                       : 4;
		u64 ltype_match                      : 4;
		u64 lid                              : 3;
		u64 reserved_11_63                   : 53;
	} s;
	/* struct nixx_af_rx_def_oip4_s cn; */
};

static inline u64 NIXX_AF_RX_DEF_OIP4(void)
	__attribute__ ((pure, always_inline));
static inline u64 NIXX_AF_RX_DEF_OIP4(void)
{
	return 0x210;
}

/**
 * Register (RVU_PF_BAR0) nix#_af_rx_def_oip6
 *
 * NIX AF Receive Outer IPv6 Header Definition Register Defines layer
 * information in NPC_RESULT_S to identify an outer IPv6 header.
 * Typically the same as NPC_AF_PCK_DEF_OIP6.
 */
union nixx_af_rx_def_oip6 {
	u64 u;
	struct nixx_af_rx_def_oip6_s {
		u64 ltype_mask                       : 4;
		u64 ltype_match                      : 4;
		u64 lid                              : 3;
		u64 reserved_11_63                   : 53;
	} s;
	/* struct nixx_af_rx_def_oip6_s cn; */
};

static inline u64 NIXX_AF_RX_DEF_OIP6(void)
	__attribute__ ((pure, always_inline));
static inline u64 NIXX_AF_RX_DEF_OIP6(void)
{
	return 0x230;
}

/**
 * Register (RVU_PF_BAR0) nix#_af_rx_def_ol2
 *
 * NIX AF Receive Outer L2 Header Definition Register Defines layer
 * information in NPC_RESULT_S to identify an outer L2/Ethernet header.
 * Typically the same as NPC_AF_PCK_DEF_OL2.
 */
union nixx_af_rx_def_ol2 {
	u64 u;
	struct nixx_af_rx_def_ol2_s {
		u64 ltype_mask                       : 4;
		u64 ltype_match                      : 4;
		u64 lid                              : 3;
		u64 reserved_11_63                   : 53;
	} s;
	/* struct nixx_af_rx_def_ol2_s cn; */
};

static inline u64 NIXX_AF_RX_DEF_OL2(void)
	__attribute__ ((pure, always_inline));
static inline u64 NIXX_AF_RX_DEF_OL2(void)
{
	return 0x200;
}

/**
 * Register (RVU_PF_BAR0) nix#_af_rx_def_osctp
 *
 * NIX AF Receive Outer SCTP Header Definition Register Defines layer
 * information in NPC_RESULT_S to identify an outer SCTP header.
 */
union nixx_af_rx_def_osctp {
	u64 u;
	struct nixx_af_rx_def_osctp_s {
		u64 ltype_mask                       : 4;
		u64 ltype_match                      : 4;
		u64 lid                              : 3;
		u64 reserved_11_63                   : 53;
	} s;
	/* struct nixx_af_rx_def_osctp_s cn; */
};

static inline u64 NIXX_AF_RX_DEF_OSCTP(void)
	__attribute__ ((pure, always_inline));
static inline u64 NIXX_AF_RX_DEF_OSCTP(void)
{
	return 0x290;
}

/**
 * Register (RVU_PF_BAR0) nix#_af_rx_def_otcp
 *
 * NIX AF Receive Outer TCP Header Definition Register Defines layer
 * information in NPC_RESULT_S to identify an outer TCP header.
 */
union nixx_af_rx_def_otcp {
	u64 u;
	struct nixx_af_rx_def_otcp_s {
		u64 ltype_mask                       : 4;
		u64 ltype_match                      : 4;
		u64 lid                              : 3;
		u64 reserved_11_63                   : 53;
	} s;
	/* struct nixx_af_rx_def_otcp_s cn; */
};

static inline u64 NIXX_AF_RX_DEF_OTCP(void)
	__attribute__ ((pure, always_inline));
static inline u64 NIXX_AF_RX_DEF_OTCP(void)
{
	return 0x250;
}

/**
 * Register (RVU_PF_BAR0) nix#_af_rx_def_oudp
 *
 * NIX AF Receive Outer UDP Header Definition Register Defines layer
 * information in NPC_RESULT_S to identify an outer UDP header.
 */
union nixx_af_rx_def_oudp {
	u64 u;
	struct nixx_af_rx_def_oudp_s {
		u64 ltype_mask                       : 4;
		u64 ltype_match                      : 4;
		u64 lid                              : 3;
		u64 reserved_11_63                   : 53;
	} s;
	/* struct nixx_af_rx_def_oudp_s cn; */
};

static inline u64 NIXX_AF_RX_DEF_OUDP(void)
	__attribute__ ((pure, always_inline));
static inline u64 NIXX_AF_RX_DEF_OUDP(void)
{
	return 0x270;
}

/**
 * Register (RVU_PF_BAR0) nix#_af_rx_flow_key_alg#_field#
 *
 * NIX AF Receive Flow Key Algorithm Field Registers A flow key algorithm
 * defines how the 40-byte FLOW_KEY is formed from the received packet
 * header. FLOW_KEY is formed using up to five header fields (this
 * register's last index) with up to 16 bytes per field. Header fields
 * must not overlap in FLOW_KEY.  The algorithm (index {a} (ALG) of these
 * registers) is selected by NIX_RX_ACTION_S[FLOW_KEY_ALG] from the
 * packet's NPC_RESULT_S[ACTION].  Internal: 40-byte FLOW_KEY is wide
 * enough to support an IPv6 5-tuple that includes a VXLAN/GENEVE/NVGRE
 * tunnel ID, e.g: _ Source IP: 16B. _ Dest IP: 16B. _ Source port: 2B. _
 * Dest port: 2B. _ Tunnel VNI/VSI: 3B. _ Total: 39B.
 */
union nixx_af_rx_flow_key_algx_fieldx {
	u64 u;
	struct nixx_af_rx_flow_key_algx_fieldx_s {
		u64 key_offset                       : 6;
		u64 ln_mask                          : 1;
		u64 fn_mask                          : 1;
		u64 hdr_offset                       : 8;
		u64 bytesm1                          : 5;
		u64 lid                              : 3;
		u64 reserved_24                      : 1;
		u64 ena                              : 1;
		u64 sel_chan                         : 1;
		u64 ltype_mask                       : 4;
		u64 ltype_match                      : 4;
		u64 reserved_35_63                   : 29;
	} s;
	/* struct nixx_af_rx_flow_key_algx_fieldx_s cn; */
};

static inline u64 NIXX_AF_RX_FLOW_KEY_ALGX_FIELDX(u64 a, u64 b)
	__attribute__ ((pure, always_inline));
static inline u64 NIXX_AF_RX_FLOW_KEY_ALGX_FIELDX(u64 a, u64 b)
{
	return 0x1800 + 0x40000 * a + 8 * b;
}

/**
 * Register (RVU_PF_BAR0) nix#_af_rx_ipsec_gen_cfg
 *
 * INTERNAL: NIX AF Receive IPSEC General Configuration Register
 * Internal: Not used; no IPSEC fast-path.
 */
union nixx_af_rx_ipsec_gen_cfg {
	u64 u;
	struct nixx_af_rx_ipsec_gen_cfg_s {
		u64 param2                           : 16;
		u64 param1                           : 16;
		u64 opcode                           : 16;
		u64 egrp                             : 3;
		u64 reserved_51_63                   : 13;
	} s;
	/* struct nixx_af_rx_ipsec_gen_cfg_s cn; */
};

static inline u64 NIXX_AF_RX_IPSEC_GEN_CFG(void)
	__attribute__ ((pure, always_inline));
static inline u64 NIXX_AF_RX_IPSEC_GEN_CFG(void)
{
	return 0x300;
}

/**
 * Register (RVU_PF_BAR0) nix#_af_rx_link#_cfg
 *
 * NIX AF Receive Link Configuration Registers Index enumerated by
 * NIX_LINK_E.
 */
union nixx_af_rx_linkx_cfg {
	u64 u;
	struct nixx_af_rx_linkx_cfg_s {
		u64 minlen                           : 16;
		u64 maxlen                           : 16;
		u64 reserved_32_63                   : 32;
	} s;
	/* struct nixx_af_rx_linkx_cfg_s cn; */
};

static inline u64 NIXX_AF_RX_LINKX_CFG(u64 a)
	__attribute__ ((pure, always_inline));
static inline u64 NIXX_AF_RX_LINKX_CFG(u64 a)
{
	return 0x540 + 0x10000 * a;
}

/**
 * Register (RVU_PF_BAR0) nix#_af_rx_link#_sl#_spkt_cnt
 *
 * INTERNAL: NIX Receive Software Sync Link Packet Count Registers  For
 * diagnostic use only for debug of NIX_AF_RX_SW_SYNC[ENA] function. LINK
 * index is enumerated by NIX_LINK_E. For the internal multicast/mirror
 * link (NIX_LINK_E::MC), SL index is zero for multicast replay, one for
 * mirror replay. SL index one is reserved for all other links.
 * Internal: 802.3br frame preemption/express path is defeatured. Old
 * definition of SL index: SL index is zero for non-express packets, one
 * for express packets. For the internal NIX_LINK_E::MC, SL index is zero
 * for multicast replay, one for mirror replay.
 */
union nixx_af_rx_linkx_slx_spkt_cnt {
	u64 u;
	struct nixx_af_rx_linkx_slx_spkt_cnt_s {
		u64 in_cnt                           : 20;
		u64 reserved_20_31                   : 12;
		u64 out_cnt                          : 20;
		u64 reserved_52_63                   : 12;
	} s;
	/* struct nixx_af_rx_linkx_slx_spkt_cnt_s cn; */
};

static inline u64 NIXX_AF_RX_LINKX_SLX_SPKT_CNT(u64 a, u64 b)
	__attribute__ ((pure, always_inline));
static inline u64 NIXX_AF_RX_LINKX_SLX_SPKT_CNT(u64 a, u64 b)
{
	return 0x500 + 0x10000 * a + 8 * b;
}

/**
 * Register (RVU_PF_BAR0) nix#_af_rx_link#_wrr_cfg
 *
 * NIX AF Receive Link Weighted Round Robin Configuration Registers Index
 * enumerated by NIX_LINK_E.
 */
union nixx_af_rx_linkx_wrr_cfg {
	u64 u;
	struct nixx_af_rx_linkx_wrr_cfg_s {
		u64 weight                           : 8;
		u64 reserved_8_63                    : 56;
	} s;
	/* struct nixx_af_rx_linkx_wrr_cfg_s cn; */
};

static inline u64 NIXX_AF_RX_LINKX_WRR_CFG(u64 a)
	__attribute__ ((pure, always_inline));
static inline u64 NIXX_AF_RX_LINKX_WRR_CFG(u64 a)
{
	return 0x560 + 0x10000 * a;
}

/**
 * Register (RVU_PF_BAR0) nix#_af_rx_mcast_base
 *
 * NIX AF Receive Multicast/Mirror Table Base Address Register This
 * register specifies the base AF IOVA of the receive multicast/mirror
 * table in NDC/LLC/DRAM. The table consists of 1 \<\<
 * (NIX_AF_RX_MCAST_CFG[SIZE] + 8) contiguous NIX_RX_MCE_S structures.
 * The size of each structure is 1 \<\< NIX_AF_CONST3[MCE_LOG2BYTES].
 * The table contains multicast/mirror replication lists. Each list
 * consists of linked entries with NIX_RX_MCE_S[EOL] = 1 in the last
 * entry. All lists must reside within the table size specified by
 * NIX_AF_RX_MCAST_CFG[SIZE]. A mirror replication list will typically
 * consist of two entries, but that is not checked or enforced by
 * hardware.  A receive packet is multicast when the action returned by
 * NPC has NIX_RX_ACTION_S[OP] = NIX_RX_ACTIONOP_E::MCAST. A receive
 * packet is mirrored when the action returned by NPC has
 * NIX_RX_ACTION_S[OP] = NIX_RX_ACTIONOP_E::MIRROR. In both cases,
 * NIX_RX_ACTION_S[INDEX] specifies the index of the replication list's
 * first NIX_RX_MCE_S in the table, and a linked entry with
 * NIX_RX_MCE_S[EOL] = 1 indicates the end of list.  If a mirrored flow
 * is part of a multicast replication list, software should include the
 * two mirror entries in that list.  Internal: A multicast list may have
 * multiple entries for the same LF (e.g. for future RoCE/IB multicast).
 */
union nixx_af_rx_mcast_base {
	u64 u;
	struct nixx_af_rx_mcast_base_s {
		u64 reserved_0_6                     : 7;
		u64 addr                             : 46;
		u64 reserved_53_63                   : 11;
	} s;
	/* struct nixx_af_rx_mcast_base_s cn; */
};

static inline u64 NIXX_AF_RX_MCAST_BASE(void)
	__attribute__ ((pure, always_inline));
static inline u64 NIXX_AF_RX_MCAST_BASE(void)
{
	return 0x100;
}

/**
 * Register (RVU_PF_BAR0) nix#_af_rx_mcast_buf_base
 *
 * NIX AF Receive Multicast Buffer Base Address Register This register
 * specifies the base AF IOVA of the receive multicast buffers in
 * NDC/LLC/DRAM. These buffers are used to temporarily store packets
 * whose action returned by NPC has NIX_RX_ACTION_S[OP] =
 * NIX_RX_ACTIONOP_E::MCAST. The number of buffers is configured by
 * NIX_AF_RX_MCAST_BUF_CFG[SIZE].  If the number of free buffers is
 * insufficient for a received multicast packet, hardware tail drops the
 * packet and sets NIX_AF_GEN_INT[RX_MCAST_DROP].  Hardware prioritizes
 * the processing of RX mirror packets over RX multicast packets.
 */
union nixx_af_rx_mcast_buf_base {
	u64 u;
	struct nixx_af_rx_mcast_buf_base_s {
		u64 reserved_0_6                     : 7;
		u64 addr                             : 46;
		u64 reserved_53_63                   : 11;
	} s;
	/* struct nixx_af_rx_mcast_buf_base_s cn; */
};

static inline u64 NIXX_AF_RX_MCAST_BUF_BASE(void)
	__attribute__ ((pure, always_inline));
static inline u64 NIXX_AF_RX_MCAST_BUF_BASE(void)
{
	return 0x120;
}

/**
 * Register (RVU_PF_BAR0) nix#_af_rx_mcast_buf_cfg
 *
 * NIX AF Receive Multicast Buffer Configuration Register See
 * NIX_AF_RX_MCAST_BUF_BASE.
 */
union nixx_af_rx_mcast_buf_cfg {
	u64 u;
	struct nixx_af_rx_mcast_buf_cfg_s {
		u64 size                             : 4;
		u64 way_mask                         : 16;
		u64 caching                          : 1;
		u64 reserved_21_23                   : 3;
		u64 npc_replay_pkind                 : 6;
		u64 reserved_30_31                   : 2;
		u64 free_buf_level                   : 11;
		u64 reserved_43_61                   : 19;
		u64 busy                             : 1;
		u64 ena                              : 1;
	} s;
	struct nixx_af_rx_mcast_buf_cfg_cn96xxp1 {
		u64 size                             : 4;
		u64 way_mask                         : 16;
		u64 caching                          : 1;
		u64 reserved_21_23                   : 3;
		u64 npc_replay_pkind                 : 6;
		u64 reserved_30_31                   : 2;
		u64 free_buf_level                   : 11;
		u64 reserved_43_61                   : 19;
		u64 reserved_62                      : 1;
		u64 ena                              : 1;
	} cn96xxp1;
	/* struct nixx_af_rx_mcast_buf_cfg_s cn96xxp3; */
	struct nixx_af_rx_mcast_buf_cfg_cnf95xxp1 {
		u64 size                             : 4;
		u64 way_mask                         : 16;
		u64 caching                          : 1;
		u64 reserved_21_23                   : 3;
		u64 npc_replay_pkind                 : 6;
		u64 reserved_30_31                   : 2;
		u64 free_buf_level                   : 11;
		u64 reserved_43_62                   : 20;
		u64 ena                              : 1;
	} cnf95xxp1;
	/* struct nixx_af_rx_mcast_buf_cfg_s cnf95xxp2; */
};

static inline u64 NIXX_AF_RX_MCAST_BUF_CFG(void)
	__attribute__ ((pure, always_inline));
static inline u64 NIXX_AF_RX_MCAST_BUF_CFG(void)
{
	return 0x130;
}

/**
 * Register (RVU_PF_BAR0) nix#_af_rx_mcast_cfg
 *
 * NIX AF Receive Multicast/Mirror Table Configuration Register See
 * NIX_AF_RX_MCAST_BASE.
 */
union nixx_af_rx_mcast_cfg {
	u64 u;
	struct nixx_af_rx_mcast_cfg_s {
		u64 size                             : 4;
		u64 max_list_lenm1                   : 8;
		u64 reserved_12_19                   : 8;
		u64 way_mask                         : 16;
		u64 caching                          : 1;
		u64 reserved_37_63                   : 27;
	} s;
	/* struct nixx_af_rx_mcast_cfg_s cn; */
};

static inline u64 NIXX_AF_RX_MCAST_CFG(void)
	__attribute__ ((pure, always_inline));
static inline u64 NIXX_AF_RX_MCAST_CFG(void)
{
	return 0x110;
}

/**
 * Register (RVU_PF_BAR0) nix#_af_rx_mirror_buf_base
 *
 * NIX AF Receive Mirror Buffer Base Address Register This register
 * specifies the base AF IOVA of the receive mirror buffers in
 * NDC/LLC/DRAM. These buffers are used to temporarily store packets
 * whose action returned by NPC has NIX_RX_ACTION_S[OP] =
 * NIX_RX_ACTIONOP_E::MIRROR. The number of buffers is configured by
 * NIX_AF_RX_MIRROR_BUF_CFG[SIZE].  If the number of free buffers is
 * insufficient for a received multicast packet, hardware tail drops the
 * packet and sets NIX_AF_GEN_INT[RX_MIRROR_DROP].  Hardware prioritizes
 * the processing of RX mirror packets over RX multicast packets.
 */
union nixx_af_rx_mirror_buf_base {
	u64 u;
	struct nixx_af_rx_mirror_buf_base_s {
		u64 reserved_0_6                     : 7;
		u64 addr                             : 46;
		u64 reserved_53_63                   : 11;
	} s;
	/* struct nixx_af_rx_mirror_buf_base_s cn; */
};

static inline u64 NIXX_AF_RX_MIRROR_BUF_BASE(void)
	__attribute__ ((pure, always_inline));
static inline u64 NIXX_AF_RX_MIRROR_BUF_BASE(void)
{
	return 0x140;
}

/**
 * Register (RVU_PF_BAR0) nix#_af_rx_mirror_buf_cfg
 *
 * NIX AF Receive Mirror Buffer Configuration Register See
 * NIX_AF_RX_MIRROR_BUF_BASE.
 */
union nixx_af_rx_mirror_buf_cfg {
	u64 u;
	struct nixx_af_rx_mirror_buf_cfg_s {
		u64 size                             : 4;
		u64 way_mask                         : 16;
		u64 caching                          : 1;
		u64 reserved_21_23                   : 3;
		u64 npc_replay_pkind                 : 6;
		u64 reserved_30_31                   : 2;
		u64 free_buf_level                   : 11;
		u64 reserved_43_61                   : 19;
		u64 busy                             : 1;
		u64 ena                              : 1;
	} s;
	struct nixx_af_rx_mirror_buf_cfg_cn96xxp1 {
		u64 size                             : 4;
		u64 way_mask                         : 16;
		u64 caching                          : 1;
		u64 reserved_21_23                   : 3;
		u64 npc_replay_pkind                 : 6;
		u64 reserved_30_31                   : 2;
		u64 free_buf_level                   : 11;
		u64 reserved_43_61                   : 19;
		u64 reserved_62                      : 1;
		u64 ena                              : 1;
	} cn96xxp1;
	/* struct nixx_af_rx_mirror_buf_cfg_s cn96xxp3; */
	struct nixx_af_rx_mirror_buf_cfg_cnf95xxp1 {
		u64 size                             : 4;
		u64 way_mask                         : 16;
		u64 caching                          : 1;
		u64 reserved_21_23                   : 3;
		u64 npc_replay_pkind                 : 6;
		u64 reserved_30_31                   : 2;
		u64 free_buf_level                   : 11;
		u64 reserved_43_62                   : 20;
		u64 ena                              : 1;
	} cnf95xxp1;
	/* struct nixx_af_rx_mirror_buf_cfg_s cnf95xxp2; */
};

static inline u64 NIXX_AF_RX_MIRROR_BUF_CFG(void)
	__attribute__ ((pure, always_inline));
static inline u64 NIXX_AF_RX_MIRROR_BUF_CFG(void)
{
	return 0x148;
}

/**
 * Register (RVU_PF_BAR0) nix#_af_rx_npc_mc_drop
 *
 * NIX AF Multicast Drop Statistics Register The counter increments for
 * every dropped MC packet marked by the NPC.
 */
union nixx_af_rx_npc_mc_drop {
	u64 u;
	struct nixx_af_rx_npc_mc_drop_s {
		u64 stat                             : 48;
		u64 reserved_48_63                   : 16;
	} s;
	/* struct nixx_af_rx_npc_mc_drop_s cn; */
};

static inline u64 NIXX_AF_RX_NPC_MC_DROP(void)
	__attribute__ ((pure, always_inline));
static inline u64 NIXX_AF_RX_NPC_MC_DROP(void)
{
	return 0x4710;
}

/**
 * Register (RVU_PF_BAR0) nix#_af_rx_npc_mc_rcv
 *
 * NIX AF Multicast Receive Statistics Register The counter increments
 * for every received MC packet marked by the NPC.
 */
union nixx_af_rx_npc_mc_rcv {
	u64 u;
	struct nixx_af_rx_npc_mc_rcv_s {
		u64 stat                             : 48;
		u64 reserved_48_63                   : 16;
	} s;
	/* struct nixx_af_rx_npc_mc_rcv_s cn; */
};

static inline u64 NIXX_AF_RX_NPC_MC_RCV(void)
	__attribute__ ((pure, always_inline));
static inline u64 NIXX_AF_RX_NPC_MC_RCV(void)
{
	return 0x4700;
}

/**
 * Register (RVU_PF_BAR0) nix#_af_rx_npc_mirror_drop
 *
 * NIX AF Mirror Drop Statistics Register The counter increments for
 * every dropped MIRROR packet marked by the NPC.
 */
union nixx_af_rx_npc_mirror_drop {
	u64 u;
	struct nixx_af_rx_npc_mirror_drop_s {
		u64 stat                             : 48;
		u64 reserved_48_63                   : 16;
	} s;
	/* struct nixx_af_rx_npc_mirror_drop_s cn; */
};

static inline u64 NIXX_AF_RX_NPC_MIRROR_DROP(void)
	__attribute__ ((pure, always_inline));
static inline u64 NIXX_AF_RX_NPC_MIRROR_DROP(void)
{
	return 0x4730;
}

/**
 * Register (RVU_PF_BAR0) nix#_af_rx_npc_mirror_rcv
 *
 * NIX AF Mirror Receive Statistics Register The counter increments for
 * every received MIRROR packet marked by the NPC.
 */
union nixx_af_rx_npc_mirror_rcv {
	u64 u;
	struct nixx_af_rx_npc_mirror_rcv_s {
		u64 stat                             : 48;
		u64 reserved_48_63                   : 16;
	} s;
	/* struct nixx_af_rx_npc_mirror_rcv_s cn; */
};

static inline u64 NIXX_AF_RX_NPC_MIRROR_RCV(void)
	__attribute__ ((pure, always_inline));
static inline u64 NIXX_AF_RX_NPC_MIRROR_RCV(void)
{
	return 0x4720;
}

/**
 * Register (RVU_PF_BAR0) nix#_af_rx_sw_sync
 *
 * NIX AF Receive Software Sync Register
 */
union nixx_af_rx_sw_sync {
	u64 u;
	struct nixx_af_rx_sw_sync_s {
		u64 ena                              : 1;
		u64 reserved_1_63                    : 63;
	} s;
	/* struct nixx_af_rx_sw_sync_s cn; */
};

static inline u64 NIXX_AF_RX_SW_SYNC(void)
	__attribute__ ((pure, always_inline));
static inline u64 NIXX_AF_RX_SW_SYNC(void)
{
	return 0x550;
}

/**
 * Register (RVU_PF_BAR0) nix#_af_sdp_hw_xoff#
 *
 * NIX AF SDP Transmit Link Hardware Controlled XOFF Registers .
 */
union nixx_af_sdp_hw_xoffx {
	u64 u;
	struct nixx_af_sdp_hw_xoffx_s {
		u64 chan_xoff                        : 64;
	} s;
	/* struct nixx_af_sdp_hw_xoffx_s cn; */
};

static inline u64 NIXX_AF_SDP_HW_XOFFX(u64 a)
	__attribute__ ((pure, always_inline));
static inline u64 NIXX_AF_SDP_HW_XOFFX(u64 a)
{
	return 0xac0 + 8 * a;
}

/**
 * Register (RVU_PF_BAR0) nix#_af_sdp_link_credit
 *
 * NIX AF Transmit Link SDP Credit Register This register tracks SDP link
 * credits.
 */
union nixx_af_sdp_link_credit {
	u64 u;
	struct nixx_af_sdp_link_credit_s {
		u64 reserved_0                       : 1;
		u64 cc_enable                        : 1;
		u64 cc_packet_cnt                    : 10;
		u64 cc_unit_cnt                      : 20;
		u64 reserved_32_62                   : 31;
		u64 pse_pkt_id_lmt                   : 1;
	} s;
	struct nixx_af_sdp_link_credit_cn96xx {
		u64 reserved_0                       : 1;
		u64 cc_enable                        : 1;
		u64 cc_packet_cnt                    : 10;
		u64 cc_unit_cnt                      : 20;
		u64 reserved_32_62                   : 31;
		u64 reserved_63                      : 1;
	} cn96xx;
	/* struct nixx_af_sdp_link_credit_s cnf95xx; */
};

static inline u64 NIXX_AF_SDP_LINK_CREDIT(void)
	__attribute__ ((pure, always_inline));
static inline u64 NIXX_AF_SDP_LINK_CREDIT(void)
{
	return 0xa40;
}

/**
 * Register (RVU_PF_BAR0) nix#_af_sdp_sw_xoff#
 *
 * INTERNAL: NIX AF SDP Transmit Link Software Controlled XOFF Registers
 * Internal: Defeatured registers. Software should use
 * NIX_AF_TL4()_SW_XOFF registers instead.
 */
union nixx_af_sdp_sw_xoffx {
	u64 u;
	struct nixx_af_sdp_sw_xoffx_s {
		u64 chan_xoff                        : 64;
	} s;
	/* struct nixx_af_sdp_sw_xoffx_s cn; */
};

static inline u64 NIXX_AF_SDP_SW_XOFFX(u64 a)
	__attribute__ ((pure, always_inline));
static inline u64 NIXX_AF_SDP_SW_XOFFX(u64 a)
{
	return 0xa60 + 8 * a;
}

/**
 * Register (RVU_PF_BAR0) nix#_af_sdp_tx_fifo_status
 *
 * NIX AF SDP Transmit FIFO Status Register Status of FIFO which
 * transmits packets to SDP.
 */
union nixx_af_sdp_tx_fifo_status {
	u64 u;
	struct nixx_af_sdp_tx_fifo_status_s {
		u64 count                            : 12;
		u64 reserved_12_63                   : 52;
	} s;
	/* struct nixx_af_sdp_tx_fifo_status_s cn; */
};

static inline u64 NIXX_AF_SDP_TX_FIFO_STATUS(void)
	__attribute__ ((pure, always_inline));
static inline u64 NIXX_AF_SDP_TX_FIFO_STATUS(void)
{
	return 0x650;
}

/**
 * Register (RVU_PF_BAR0) nix#_af_seb_active_cycles_pc#
 *
 * NIX AF Active Cycles Register These registers are indexed by the
 * conditional clock domain number.
 */
union nixx_af_seb_active_cycles_pcx {
	u64 u;
	struct nixx_af_seb_active_cycles_pcx_s {
		u64 act_cyc                          : 64;
	} s;
	/* struct nixx_af_seb_active_cycles_pcx_s cn; */
};

static inline u64 NIXX_AF_SEB_ACTIVE_CYCLES_PCX(u64 a)
	__attribute__ ((pure, always_inline));
static inline u64 NIXX_AF_SEB_ACTIVE_CYCLES_PCX(u64 a)
{
	return 0x6c0 + 8 * a;
}

/**
 * Register (RVU_PF_BAR0) nix#_af_seb_bp_test
 *
 * INTERNAL: NIX AF SEB Backpressure Test Register
 */
union nixx_af_seb_bp_test {
	u64 u;
	struct nixx_af_seb_bp_test_s {
		u64 lfsr_freq                        : 12;
		u64 reserved_12_15                   : 4;
		u64 bp_cfg                           : 14;
		u64 reserved_30_47                   : 18;
		u64 enable                           : 7;
		u64 reserved_55_63                   : 9;
	} s;
	/* struct nixx_af_seb_bp_test_s cn; */
};

static inline u64 NIXX_AF_SEB_BP_TEST(void)
	__attribute__ ((pure, always_inline));
static inline u64 NIXX_AF_SEB_BP_TEST(void)
{
	return 0x630;
}

/**
 * Register (RVU_PF_BAR0) nix#_af_seb_cfg
 *
 * NIX SEB Configuration Register
 */
union nixx_af_seb_cfg {
	u64 u;
	struct nixx_af_seb_cfg_s {
		u64 sg_ndc_sel                       : 1;
		u64 reserved_1_63                    : 63;
	} s;
	/* struct nixx_af_seb_cfg_s cn; */
};

static inline u64 NIXX_AF_SEB_CFG(void)
	__attribute__ ((pure, always_inline));
static inline u64 NIXX_AF_SEB_CFG(void)
{
	return 0x5f0;
}

/**
 * Register (RVU_PF_BAR0) nix#_af_seb_eco
 *
 * INTERNAL: AF SEB ECO Register
 */
union nixx_af_seb_eco {
	u64 u;
	struct nixx_af_seb_eco_s {
		u64 eco_rw                           : 64;
	} s;
	/* struct nixx_af_seb_eco_s cn; */
};

static inline u64 NIXX_AF_SEB_ECO(void)
	__attribute__ ((pure, always_inline));
static inline u64 NIXX_AF_SEB_ECO(void)
{
	return 0x5c0;
}

/**
 * Register (RVU_PF_BAR0) nix#_af_seb_pipe_bp_test#
 *
 * INTERNAL: NIX AF SEB Pipe Backpressure Test Registers
 */
union nixx_af_seb_pipe_bp_testx {
	u64 u;
	struct nixx_af_seb_pipe_bp_testx_s {
		u64 lfsr_freq                        : 12;
		u64 reserved_12_15                   : 4;
		u64 bp_cfg                           : 24;
		u64 reserved_40_47                   : 8;
		u64 enable                           : 12;
		u64 reserved_60_63                   : 4;
	} s;
	/* struct nixx_af_seb_pipe_bp_testx_s cn; */
};

static inline u64 NIXX_AF_SEB_PIPE_BP_TESTX(u64 a)
	__attribute__ ((pure, always_inline));
static inline u64 NIXX_AF_SEB_PIPE_BP_TESTX(u64 a)
{
	return 0x600 + 0x10 * a;
}

/**
 * Register (RVU_PF_BAR0) nix#_af_seb_pipeb_bp_test#
 *
 * INTERNAL: NIX AF SEB Pipe Backpressure Test Registers
 */
union nixx_af_seb_pipeb_bp_testx {
	u64 u;
	struct nixx_af_seb_pipeb_bp_testx_s {
		u64 lfsr_freq                        : 12;
		u64 reserved_12_15                   : 4;
		u64 bp_cfg                           : 18;
		u64 reserved_34_47                   : 14;
		u64 enable                           : 9;
		u64 reserved_57_63                   : 7;
	} s;
	/* struct nixx_af_seb_pipeb_bp_testx_s cn; */
};

static inline u64 NIXX_AF_SEB_PIPEB_BP_TESTX(u64 a)
	__attribute__ ((pure, always_inline));
static inline u64 NIXX_AF_SEB_PIPEB_BP_TESTX(u64 a)
{
	return 0x608 + 0x10 * a;
}

/**
 * Register (RVU_PF_BAR0) nix#_af_seb_wd_tick_divider
 *
 * INTERNAL: NIX AF SEB TSTMP Watchdog Tick Divider Register
 */
union nixx_af_seb_wd_tick_divider {
	u64 u;
	struct nixx_af_seb_wd_tick_divider_s {
		u64 tick_div_cfg                     : 7;
		u64 reserved_7_63                    : 57;
	} s;
	/* struct nixx_af_seb_wd_tick_divider_s cn; */
};

static inline u64 NIXX_AF_SEB_WD_TICK_DIVIDER(void)
	__attribute__ ((pure, always_inline));
static inline u64 NIXX_AF_SEB_WD_TICK_DIVIDER(void)
{
	return 0x6f0;
}

/**
 * Register (RVU_PF_BAR0) nix#_af_smq#_cfg
 *
 * NIX AF SQM PSE Queue Configuration Registers
 */
union nixx_af_smqx_cfg {
	u64 u;
	struct nixx_af_smqx_cfg_s {
		u64 minlen                           : 7;
		u64 desc_shp_ctl_dis                 : 1;
		u64 maxlen                           : 16;
		u64 lf                               : 7;
		u64 reserved_31_35                   : 5;
		u64 max_vtag_ins                     : 3;
		u64 rr_minlen                        : 9;
		u64 express                          : 1;
		u64 flush                            : 1;
		u64 enq_xoff                         : 1;
		u64 pri_thr                          : 6;
		u64 reserved_57_63                   : 7;
	} s;
	/* struct nixx_af_smqx_cfg_s cn; */
};

static inline u64 NIXX_AF_SMQX_CFG(u64 a)
	__attribute__ ((pure, always_inline));
static inline u64 NIXX_AF_SMQX_CFG(u64 a)
{
	return 0x700 + 0x10000 * a;
}

/**
 * Register (RVU_PF_BAR0) nix#_af_smq#_head
 *
 * NIX AF SQM SMQ Head Register These registers track the head of the SMQ
 * linked list.
 */
union nixx_af_smqx_head {
	u64 u;
	struct nixx_af_smqx_head_s {
		u64 sq_idx                           : 20;
		u64 valid                            : 1;
		u64 reserved_21_63                   : 43;
	} s;
	/* struct nixx_af_smqx_head_s cn; */
};

static inline u64 NIXX_AF_SMQX_HEAD(u64 a)
	__attribute__ ((pure, always_inline));
static inline u64 NIXX_AF_SMQX_HEAD(u64 a)
{
	return 0x710 + 0x10000 * a;
}

/**
 * Register (RVU_PF_BAR0) nix#_af_smq#_nxt_head
 *
 * NIX AF SQM SMQ Next Head Register These registers track the next head
 * of the SMQ linked list.
 */
union nixx_af_smqx_nxt_head {
	u64 u;
	struct nixx_af_smqx_nxt_head_s {
		u64 sq_idx                           : 20;
		u64 valid                            : 1;
		u64 reserved_21_63                   : 43;
	} s;
	/* struct nixx_af_smqx_nxt_head_s cn; */
};

static inline u64 NIXX_AF_SMQX_NXT_HEAD(u64 a)
	__attribute__ ((pure, always_inline));
static inline u64 NIXX_AF_SMQX_NXT_HEAD(u64 a)
{
	return 0x740 + 0x10000 * a;
}

/**
 * Register (RVU_PF_BAR0) nix#_af_smq#_status
 *
 * NIX AF SQM SMQ Status Register These registers track the status of the
 * SMQ FIFO.
 */
union nixx_af_smqx_status {
	u64 u;
	struct nixx_af_smqx_status_s {
		u64 level                            : 7;
		u64 reserved_7_63                    : 57;
	} s;
	/* struct nixx_af_smqx_status_s cn; */
};

static inline u64 NIXX_AF_SMQX_STATUS(u64 a)
	__attribute__ ((pure, always_inline));
static inline u64 NIXX_AF_SMQX_STATUS(u64 a)
{
	return 0x730 + 0x10000 * a;
}

/**
 * Register (RVU_PF_BAR0) nix#_af_smq#_tail
 *
 * NIX AF SQM SMQ Head Register These registers track the tail of SMQ
 * linked list.
 */
union nixx_af_smqx_tail {
	u64 u;
	struct nixx_af_smqx_tail_s {
		u64 sq_idx                           : 20;
		u64 valid                            : 1;
		u64 reserved_21_63                   : 43;
	} s;
	/* struct nixx_af_smqx_tail_s cn; */
};

static inline u64 NIXX_AF_SMQX_TAIL(u64 a)
	__attribute__ ((pure, always_inline));
static inline u64 NIXX_AF_SMQX_TAIL(u64 a)
{
	return 0x720 + 0x10000 * a;
}

/**
 * Register (RVU_PF_BAR0) nix#_af_sq_const
 *
 * NIX AF SQ Constants Register This register contains constants for
 * software discovery.
 */
union nixx_af_sq_const {
	u64 u;
	struct nixx_af_sq_const_s {
		u64 queues_per_lf                    : 24;
		u64 smq_depth                        : 10;
		u64 sqb_size                         : 16;
		u64 reserved_50_63                   : 14;
	} s;
	/* struct nixx_af_sq_const_s cn; */
};

static inline u64 NIXX_AF_SQ_CONST(void)
	__attribute__ ((pure, always_inline));
static inline u64 NIXX_AF_SQ_CONST(void)
{
	return 0x40;
}

/**
 * Register (RVU_PF_BAR0) nix#_af_sqm_active_cycles_pc
 *
 * NIX AF SQM Active Cycles Register These registers are indexed by the
 * conditional clock domain number.
 */
union nixx_af_sqm_active_cycles_pc {
	u64 u;
	struct nixx_af_sqm_active_cycles_pc_s {
		u64 act_cyc                          : 64;
	} s;
	/* struct nixx_af_sqm_active_cycles_pc_s cn; */
};

static inline u64 NIXX_AF_SQM_ACTIVE_CYCLES_PC(void)
	__attribute__ ((pure, always_inline));
static inline u64 NIXX_AF_SQM_ACTIVE_CYCLES_PC(void)
{
	return 0x770;
}

/**
 * Register (RVU_PF_BAR0) nix#_af_sqm_bp_test#
 *
 * INTERNAL: NIX AF SQM Backpressure Test Register
 */
union nixx_af_sqm_bp_testx {
	u64 u;
	struct nixx_af_sqm_bp_testx_s {
		u64 lfsr_freq                        : 12;
		u64 reserved_12_15                   : 4;
		u64 bp_cfg                           : 8;
		u64 reserved_24_59                   : 36;
		u64 enable                           : 4;
	} s;
	/* struct nixx_af_sqm_bp_testx_s cn; */
};

static inline u64 NIXX_AF_SQM_BP_TESTX(u64 a)
	__attribute__ ((pure, always_inline));
static inline u64 NIXX_AF_SQM_BP_TESTX(u64 a)
{
	return 0x760 + 0x10000 * a;
}

/**
 * Register (RVU_PF_BAR0) nix#_af_sqm_dbg_ctl_status
 *
 * NIX AF SQM Debug Register This register is for SQM diagnostic use
 * only.
 */
union nixx_af_sqm_dbg_ctl_status {
	u64 u;
	struct nixx_af_sqm_dbg_ctl_status_s {
		u64 tm1                              : 8;
		u64 tm2                              : 1;
		u64 tm3                              : 4;
		u64 tm4                              : 1;
		u64 tm5                              : 1;
		u64 tm6                              : 1;
		u64 tm7                              : 4;
		u64 tm8                              : 1;
		u64 tm9                              : 1;
		u64 tm10                             : 1;
		u64 tm11                             : 1;
		u64 tm12                             : 1;
		u64 tm13                             : 1;
		u64 reserved_26_63                   : 38;
	} s;
	struct nixx_af_sqm_dbg_ctl_status_cn96xxp1 {
		u64 tm1                              : 8;
		u64 tm2                              : 1;
		u64 tm3                              : 4;
		u64 tm4                              : 1;
		u64 tm5                              : 1;
		u64 tm6                              : 1;
		u64 tm7                              : 4;
		u64 tm8                              : 1;
		u64 tm9                              : 1;
		u64 reserved_22_63                   : 42;
	} cn96xxp1;
	/* struct nixx_af_sqm_dbg_ctl_status_s cn96xxp3; */
	/* struct nixx_af_sqm_dbg_ctl_status_cn96xxp1 cnf95xxp1; */
	struct nixx_af_sqm_dbg_ctl_status_cnf95xxp2 {
		u64 tm1                              : 8;
		u64 tm2                              : 1;
		u64 tm3                              : 4;
		u64 tm4                              : 1;
		u64 tm5                              : 1;
		u64 tm6                              : 1;
		u64 tm7                              : 4;
		u64 tm8                              : 1;
		u64 tm9                              : 1;
		u64 reserved_22                      : 1;
		u64 reserved_23                      : 1;
		u64 reserved_24                      : 1;
		u64 reserved_25                      : 1;
		u64 reserved_26_63                   : 38;
	} cnf95xxp2;
};

static inline u64 NIXX_AF_SQM_DBG_CTL_STATUS(void)
	__attribute__ ((pure, always_inline));
static inline u64 NIXX_AF_SQM_DBG_CTL_STATUS(void)
{
	return 0x750;
}

/**
 * Register (RVU_PF_BAR0) nix#_af_sqm_eco
 *
 * INTERNAL: AF SQM ECO Register
 */
union nixx_af_sqm_eco {
	u64 u;
	struct nixx_af_sqm_eco_s {
		u64 eco_rw                           : 64;
	} s;
	/* struct nixx_af_sqm_eco_s cn; */
};

static inline u64 NIXX_AF_SQM_ECO(void)
	__attribute__ ((pure, always_inline));
static inline u64 NIXX_AF_SQM_ECO(void)
{
	return 0x5b0;
}

/**
 * Register (RVU_PF_BAR0) nix#_af_status
 *
 * NIX AF General Status Register
 */
union nixx_af_status {
	u64 u;
	struct nixx_af_status_s {
		u64 blk_busy                         : 10;
		u64 calibrate_done                   : 1;
		u64 reserved_11_15                   : 5;
		u64 calibrate_status                 : 15;
		u64 reserved_31_63                   : 33;
	} s;
	/* struct nixx_af_status_s cn; */
};

static inline u64 NIXX_AF_STATUS(void)
	__attribute__ ((pure, always_inline));
static inline u64 NIXX_AF_STATUS(void)
{
	return 0x10;
}

/**
 * Register (RVU_PF_BAR0) nix#_af_tcp_timer
 *
 * NIX TCP Timer Register
 */
union nixx_af_tcp_timer {
	u64 u;
	struct nixx_af_tcp_timer_s {
		u64 dur_counter                      : 16;
		u64 lf_counter                       : 8;
		u64 reserved_24_31                   : 8;
		u64 duration                         : 16;
		u64 reserved_48_62                   : 15;
		u64 ena                              : 1;
	} s;
	/* struct nixx_af_tcp_timer_s cn; */
};

static inline u64 NIXX_AF_TCP_TIMER(void)
	__attribute__ ((pure, always_inline));
static inline u64 NIXX_AF_TCP_TIMER(void)
{
	return 0x1e0;
}

/**
 * Register (RVU_PF_BAR0) nix#_af_tl1#_cir
 *
 * NIX AF Transmit Level 1 Committed Information Rate Register
 */
union nixx_af_tl1x_cir {
	u64 u;
	struct nixx_af_tl1x_cir_s {
		u64 enable                           : 1;
		u64 rate_mantissa                    : 8;
		u64 rate_exponent                    : 4;
		u64 rate_divider_exponent            : 4;
		u64 reserved_17_28                   : 12;
		u64 burst_mantissa                   : 8;
		u64 burst_exponent                   : 4;
		u64 reserved_41_63                   : 23;
	} s;
	/* struct nixx_af_tl1x_cir_s cn; */
};

static inline u64 NIXX_AF_TL1X_CIR(u64 a)
	__attribute__ ((pure, always_inline));
static inline u64 NIXX_AF_TL1X_CIR(u64 a)
{
	return 0xc20 + 0x10000 * a;
}

/**
 * Register (RVU_PF_BAR0) nix#_af_tl1#_dropped_bytes
 *
 * NIX AF Transmit Level 1 Dropped Bytes Registers This register has the
 * same bit fields as NIX_AF_TL1()_GREEN_BYTES.
 */
union nixx_af_tl1x_dropped_bytes {
	u64 u;
	struct nixx_af_tl1x_dropped_bytes_s {
		u64 count                            : 48;
		u64 reserved_48_63                   : 16;
	} s;
	/* struct nixx_af_tl1x_dropped_bytes_s cn; */
};

static inline u64 NIXX_AF_TL1X_DROPPED_BYTES(u64 a)
	__attribute__ ((pure, always_inline));
static inline u64 NIXX_AF_TL1X_DROPPED_BYTES(u64 a)
{
	return 0xd30 + 0x10000 * a;
}

/**
 * Register (RVU_PF_BAR0) nix#_af_tl1#_dropped_packets
 *
 * NIX AF Transmit Level 1 Dropped Packets Registers This register has
 * the same bit fields as NIX_AF_TL1()_GREEN_PACKETS.
 */
union nixx_af_tl1x_dropped_packets {
	u64 u;
	struct nixx_af_tl1x_dropped_packets_s {
		u64 count                            : 40;
		u64 reserved_40_63                   : 24;
	} s;
	/* struct nixx_af_tl1x_dropped_packets_s cn; */
};

static inline u64 NIXX_AF_TL1X_DROPPED_PACKETS(u64 a)
	__attribute__ ((pure, always_inline));
static inline u64 NIXX_AF_TL1X_DROPPED_PACKETS(u64 a)
{
	return 0xd20 + 0x10000 * a;
}

/**
 * Register (RVU_PF_BAR0) nix#_af_tl1#_green
 *
 * INTERNAL: NIX Transmit Level 1 Green State Debug Register
 */
union nixx_af_tl1x_green {
	u64 u;
	struct nixx_af_tl1x_green_s {
		u64 tail                             : 8;
		u64 reserved_8_9                     : 2;
		u64 head                             : 8;
		u64 reserved_18_19                   : 2;
		u64 active_vec                       : 20;
		u64 rr_active                        : 1;
		u64 reserved_41_63                   : 23;
	} s;
	/* struct nixx_af_tl1x_green_s cn; */
};

static inline u64 NIXX_AF_TL1X_GREEN(u64 a)
	__attribute__ ((pure, always_inline));
static inline u64 NIXX_AF_TL1X_GREEN(u64 a)
{
	return 0xc90 + 0x10000 * a;
}

/**
 * Register (RVU_PF_BAR0) nix#_af_tl1#_green_bytes
 *
 * NIX AF Transmit Level 1 Green Sent Bytes Registers
 */
union nixx_af_tl1x_green_bytes {
	u64 u;
	struct nixx_af_tl1x_green_bytes_s {
		u64 count                            : 48;
		u64 reserved_48_63                   : 16;
	} s;
	/* struct nixx_af_tl1x_green_bytes_s cn; */
};

static inline u64 NIXX_AF_TL1X_GREEN_BYTES(u64 a)
	__attribute__ ((pure, always_inline));
static inline u64 NIXX_AF_TL1X_GREEN_BYTES(u64 a)
{
	return 0xd90 + 0x10000 * a;
}

/**
 * Register (RVU_PF_BAR0) nix#_af_tl1#_green_packets
 *
 * NIX AF Transmit Level 1 Green Sent Packets Registers
 */
union nixx_af_tl1x_green_packets {
	u64 u;
	struct nixx_af_tl1x_green_packets_s {
		u64 count                            : 40;
		u64 reserved_40_63                   : 24;
	} s;
	/* struct nixx_af_tl1x_green_packets_s cn; */
};

static inline u64 NIXX_AF_TL1X_GREEN_PACKETS(u64 a)
	__attribute__ ((pure, always_inline));
static inline u64 NIXX_AF_TL1X_GREEN_PACKETS(u64 a)
{
	return 0xd80 + 0x10000 * a;
}

/**
 * Register (RVU_PF_BAR0) nix#_af_tl1#_md_debug0
 *
 * NIX AF Transmit Level 1 Meta Descriptor Debug 0 Registers
 * NIX_AF_TL1()_MD_DEBUG0, NIX_AF_TL1()_MD_DEBUG1, NIX_AF_TL1()_MD_DEBUG2
 * and NIX_AF_TL1()_MD_DEBUG3 provide access to the TLn queue meta
 * descriptor. A TLn queue can hold up to two packet meta descriptors
 * (PMD) and one flush meta descriptor (FMD): * PMD0 state is accessed
 * with [PMD0_VLD], [PMD0_LENGTH] and NIX_AF_TL1()_MD_DEBUG1. * PMD1 is
 * accessed with [PMD1_VLD], [PMD1_LENGTH] and NIX_AF_TL1()_MD_DEBUG2. *
 * FMD is accessed with NIX_AF_TL1()_MD_DEBUG3.
 */
union nixx_af_tl1x_md_debug0 {
	u64 u;
	struct nixx_af_tl1x_md_debug0_s {
		u64 pmd0_length                      : 16;
		u64 pmd1_length                      : 16;
		u64 pmd0_vld                         : 1;
		u64 pmd1_vld                         : 1;
		u64 reserved_34_45                   : 12;
		u64 drain_pri                        : 1;
		u64 drain                            : 1;
		u64 c_con                            : 1;
		u64 p_con                            : 1;
		u64 reserved_50_51                   : 2;
		u64 child                            : 10;
		u64 reserved_62                      : 1;
		u64 pmd_count                        : 1;
	} s;
	/* struct nixx_af_tl1x_md_debug0_s cn96xxp1; */
	struct nixx_af_tl1x_md_debug0_cn96xxp3 {
		u64 pmd0_length                      : 16;
		u64 reserved_16_31                   : 16;
		u64 pmd0_vld                         : 1;
		u64 reserved_33                      : 1;
		u64 reserved_34_45                   : 12;
		u64 reserved_46                      : 1;
		u64 reserved_47                      : 1;
		u64 c_con                            : 1;
		u64 p_con                            : 1;
		u64 reserved_50_51                   : 2;
		u64 child                            : 10;
		u64 reserved_62                      : 1;
		u64 reserved_63                      : 1;
	} cn96xxp3;
	/* struct nixx_af_tl1x_md_debug0_s cnf95xx; */
};

static inline u64 NIXX_AF_TL1X_MD_DEBUG0(u64 a)
	__attribute__ ((pure, always_inline));
static inline u64 NIXX_AF_TL1X_MD_DEBUG0(u64 a)
{
	return 0xcc0 + 0x10000 * a;
}

/**
 * Register (RVU_PF_BAR0) nix#_af_tl1#_md_debug1
 *
 * NIX AF Transmit Level 1 Meta Descriptor Debug 1 Registers Packet meta
 * descriptor 0 debug. See NIX_AF_TL1()_MD_DEBUG0.
 */
union nixx_af_tl1x_md_debug1 {
	u64 u;
	struct nixx_af_tl1x_md_debug1_s {
		u64 reserved_0_5                     : 6;
		u64 red_algo_override                : 2;
		u64 cir_dis                          : 1;
		u64 pir_dis                          : 1;
		u64 adjust                           : 9;
		u64 uid                              : 4;
		u64 reserved_23                      : 1;
		u64 bubble                           : 1;
		u64 color                            : 2;
		u64 pse_pkt_id                       : 9;
		u64 reserved_36                      : 1;
		u64 tx_pkt_p2x                       : 2;
		u64 sqm_pkt_id                       : 13;
		u64 mdq_idx                          : 10;
		u64 reserved_62                      : 1;
		u64 vld                              : 1;
	} s;
	struct nixx_af_tl1x_md_debug1_cn96xxp1 {
		u64 reserved_0_5                     : 6;
		u64 red_algo_override                : 2;
		u64 cir_dis                          : 1;
		u64 pir_dis                          : 1;
		u64 adjust                           : 9;
		u64 uid                              : 4;
		u64 drain                            : 1;
		u64 bubble                           : 1;
		u64 color                            : 2;
		u64 pse_pkt_id                       : 9;
		u64 reserved_36                      : 1;
		u64 tx_pkt_p2x                       : 2;
		u64 sqm_pkt_id                       : 13;
		u64 mdq_idx                          : 10;
		u64 reserved_62                      : 1;
		u64 vld                              : 1;
	} cn96xxp1;
	struct nixx_af_tl1x_md_debug1_cn96xxp3 {
		u64 reserved_0_5                     : 6;
		u64 red_algo_override                : 2;
		u64 cir_dis                          : 1;
		u64 pir_dis                          : 1;
		u64 adjust                           : 9;
		u64 reserved_19_22                   : 4;
		u64 flush                            : 1;
		u64 bubble                           : 1;
		u64 color                            : 2;
		u64 pse_pkt_id                       : 9;
		u64 reserved_36                      : 1;
		u64 tx_pkt_p2x                       : 2;
		u64 sqm_pkt_id                       : 13;
		u64 mdq_idx                          : 10;
		u64 reserved_62                      : 1;
		u64 vld                              : 1;
	} cn96xxp3;
	/* struct nixx_af_tl1x_md_debug1_cn96xxp1 cnf95xx; */
};

static inline u64 NIXX_AF_TL1X_MD_DEBUG1(u64 a)
	__attribute__ ((pure, always_inline));
static inline u64 NIXX_AF_TL1X_MD_DEBUG1(u64 a)
{
	return 0xcc8 + 0x10000 * a;
}

/**
 * Register (RVU_PF_BAR0) nix#_af_tl1#_md_debug2
 *
 * NIX AF Transmit Level 1 Meta Descriptor Debug 2 Registers Packet meta
 * descriptor 1 debug. See NIX_AF_TL1()_MD_DEBUG0.
 */
union nixx_af_tl1x_md_debug2 {
	u64 u;
	struct nixx_af_tl1x_md_debug2_s {
		u64 reserved_0_5                     : 6;
		u64 red_algo_override                : 2;
		u64 cir_dis                          : 1;
		u64 pir_dis                          : 1;
		u64 adjust                           : 9;
		u64 uid                              : 4;
		u64 reserved_23                      : 1;
		u64 bubble                           : 1;
		u64 color                            : 2;
		u64 pse_pkt_id                       : 9;
		u64 reserved_36                      : 1;
		u64 tx_pkt_p2x                       : 2;
		u64 sqm_pkt_id                       : 13;
		u64 mdq_idx                          : 10;
		u64 reserved_62                      : 1;
		u64 vld                              : 1;
	} s;
	struct nixx_af_tl1x_md_debug2_cn96xxp1 {
		u64 reserved_0_5                     : 6;
		u64 red_algo_override                : 2;
		u64 cir_dis                          : 1;
		u64 pir_dis                          : 1;
		u64 adjust                           : 9;
		u64 uid                              : 4;
		u64 drain                            : 1;
		u64 bubble                           : 1;
		u64 color                            : 2;
		u64 pse_pkt_id                       : 9;
		u64 reserved_36                      : 1;
		u64 tx_pkt_p2x                       : 2;
		u64 sqm_pkt_id                       : 13;
		u64 mdq_idx                          : 10;
		u64 reserved_62                      : 1;
		u64 vld                              : 1;
	} cn96xxp1;
	struct nixx_af_tl1x_md_debug2_cn96xxp3 {
		u64 reserved_0_5                     : 6;
		u64 red_algo_override                : 2;
		u64 cir_dis                          : 1;
		u64 pir_dis                          : 1;
		u64 adjust                           : 9;
		u64 reserved_19_22                   : 4;
		u64 flush                            : 1;
		u64 bubble                           : 1;
		u64 color                            : 2;
		u64 pse_pkt_id                       : 9;
		u64 reserved_36                      : 1;
		u64 tx_pkt_p2x                       : 2;
		u64 sqm_pkt_id                       : 13;
		u64 mdq_idx                          : 10;
		u64 reserved_62                      : 1;
		u64 vld                              : 1;
	} cn96xxp3;
	/* struct nixx_af_tl1x_md_debug2_cn96xxp1 cnf95xx; */
};

static inline u64 NIXX_AF_TL1X_MD_DEBUG2(u64 a)
	__attribute__ ((pure, always_inline));
static inline u64 NIXX_AF_TL1X_MD_DEBUG2(u64 a)
{
	return 0xcd0 + 0x10000 * a;
}

/**
 * Register (RVU_PF_BAR0) nix#_af_tl1#_md_debug3
 *
 * NIX AF Transmit Level 1 Meta Descriptor Debug 3 Registers Flush meta
 * descriptor debug. See NIX_AF_TL1()_MD_DEBUG0.
 */
union nixx_af_tl1x_md_debug3 {
	u64 u;
	struct nixx_af_tl1x_md_debug3_s {
		u64 reserved_0_36                    : 37;
		u64 tx_pkt_p2x                       : 2;
		u64 sqm_pkt_id                       : 13;
		u64 mdq_idx                          : 10;
		u64 reserved_62                      : 1;
		u64 vld                              : 1;
	} s;
	/* struct nixx_af_tl1x_md_debug3_s cn96xxp1; */
	struct nixx_af_tl1x_md_debug3_cn96xxp3 {
		u64 reserved_0_36                    : 37;
		u64 reserved_37_38                   : 2;
		u64 reserved_39_51                   : 13;
		u64 reserved_52_61                   : 10;
		u64 reserved_62                      : 1;
		u64 reserved_63                      : 1;
	} cn96xxp3;
	/* struct nixx_af_tl1x_md_debug3_s cnf95xx; */
};

static inline u64 NIXX_AF_TL1X_MD_DEBUG3(u64 a)
	__attribute__ ((pure, always_inline));
static inline u64 NIXX_AF_TL1X_MD_DEBUG3(u64 a)
{
	return 0xcd8 + 0x10000 * a;
}

/**
 * Register (RVU_PF_BAR0) nix#_af_tl1#_red
 *
 * INTERNAL: NIX Transmit Level 1 Red State Debug Register  This register
 * has the same bit fields as NIX_AF_TL1()_YELLOW.
 */
union nixx_af_tl1x_red {
	u64 u;
	struct nixx_af_tl1x_red_s {
		u64 tail                             : 8;
		u64 reserved_8_9                     : 2;
		u64 head                             : 8;
		u64 reserved_18_63                   : 46;
	} s;
	/* struct nixx_af_tl1x_red_s cn; */
};

static inline u64 NIXX_AF_TL1X_RED(u64 a)
	__attribute__ ((pure, always_inline));
static inline u64 NIXX_AF_TL1X_RED(u64 a)
{
	return 0xcb0 + 0x10000 * a;
}

/**
 * Register (RVU_PF_BAR0) nix#_af_tl1#_red_bytes
 *
 * NIX AF Transmit Level 1 Red Sent Bytes Registers This register has the
 * same bit fields as NIX_AF_TL1()_GREEN_BYTES.
 */
union nixx_af_tl1x_red_bytes {
	u64 u;
	struct nixx_af_tl1x_red_bytes_s {
		u64 count                            : 48;
		u64 reserved_48_63                   : 16;
	} s;
	/* struct nixx_af_tl1x_red_bytes_s cn; */
};

static inline u64 NIXX_AF_TL1X_RED_BYTES(u64 a)
	__attribute__ ((pure, always_inline));
static inline u64 NIXX_AF_TL1X_RED_BYTES(u64 a)
{
	return 0xd50 + 0x10000 * a;
}

/**
 * Register (RVU_PF_BAR0) nix#_af_tl1#_red_packets
 *
 * NIX AF Transmit Level 1 Red Sent Packets Registers This register has
 * the same bit fields as NIX_AF_TL1()_GREEN_PACKETS.
 */
union nixx_af_tl1x_red_packets {
	u64 u;
	struct nixx_af_tl1x_red_packets_s {
		u64 count                            : 40;
		u64 reserved_40_63                   : 24;
	} s;
	/* struct nixx_af_tl1x_red_packets_s cn; */
};

static inline u64 NIXX_AF_TL1X_RED_PACKETS(u64 a)
	__attribute__ ((pure, always_inline));
static inline u64 NIXX_AF_TL1X_RED_PACKETS(u64 a)
{
	return 0xd40 + 0x10000 * a;
}

/**
 * Register (RVU_PF_BAR0) nix#_af_tl1#_schedule
 *
 * NIX AF Transmit Level 1 Scheduling Control Register
 */
union nixx_af_tl1x_schedule {
	u64 u;
	struct nixx_af_tl1x_schedule_s {
		u64 rr_quantum                       : 24;
		u64 reserved_24_63                   : 40;
	} s;
	/* struct nixx_af_tl1x_schedule_s cn; */
};

static inline u64 NIXX_AF_TL1X_SCHEDULE(u64 a)
	__attribute__ ((pure, always_inline));
static inline u64 NIXX_AF_TL1X_SCHEDULE(u64 a)
{
	return 0xc00 + 0x10000 * a;
}

/**
 * Register (RVU_PF_BAR0) nix#_af_tl1#_shape
 *
 * NIX AF Transmit Level 1 Shaping Control Register
 */
union nixx_af_tl1x_shape {
	u64 u;
	struct nixx_af_tl1x_shape_s {
		u64 adjust                           : 9;
		u64 reserved_9_23                    : 15;
		u64 length_disable                   : 1;
		u64 reserved_25_63                   : 39;
	} s;
	struct nixx_af_tl1x_shape_cn {
		u64 adjust                           : 9;
		u64 reserved_9_17                    : 9;
		u64 reserved_18_23                   : 6;
		u64 length_disable                   : 1;
		u64 reserved_25_63                   : 39;
	} cn;
};

static inline u64 NIXX_AF_TL1X_SHAPE(u64 a)
	__attribute__ ((pure, always_inline));
static inline u64 NIXX_AF_TL1X_SHAPE(u64 a)
{
	return 0xc10 + 0x10000 * a;
}

/**
 * Register (RVU_PF_BAR0) nix#_af_tl1#_shape_state
 *
 * NIX AF Transmit Level 1 Shape State Register This register must not be
 * written during normal operation.
 */
union nixx_af_tl1x_shape_state {
	u64 u;
	struct nixx_af_tl1x_shape_state_s {
		u64 cir_accum                        : 26;
		u64 reserved_26_51                   : 26;
		u64 color                            : 1;
		u64 reserved_53_63                   : 11;
	} s;
	/* struct nixx_af_tl1x_shape_state_s cn; */
};

static inline u64 NIXX_AF_TL1X_SHAPE_STATE(u64 a)
	__attribute__ ((pure, always_inline));
static inline u64 NIXX_AF_TL1X_SHAPE_STATE(u64 a)
{
	return 0xc50 + 0x10000 * a;
}

/**
 * Register (RVU_PF_BAR0) nix#_af_tl1#_sw_xoff
 *
 * NIX AF Transmit Level 1 Software Controlled XOFF Registers
 */
union nixx_af_tl1x_sw_xoff {
	u64 u;
	struct nixx_af_tl1x_sw_xoff_s {
		u64 xoff                             : 1;
		u64 drain                            : 1;
		u64 reserved_2                       : 1;
		u64 drain_irq                        : 1;
		u64 reserved_4_63                    : 60;
	} s;
	/* struct nixx_af_tl1x_sw_xoff_s cn; */
};

static inline u64 NIXX_AF_TL1X_SW_XOFF(u64 a)
	__attribute__ ((pure, always_inline));
static inline u64 NIXX_AF_TL1X_SW_XOFF(u64 a)
{
	return 0xc70 + 0x10000 * a;
}

/**
 * Register (RVU_PF_BAR0) nix#_af_tl1#_topology
 *
 * NIX AF Transmit Level 1 Topology Registers
 */
union nixx_af_tl1x_topology {
	u64 u;
	struct nixx_af_tl1x_topology_s {
		u64 reserved_0                       : 1;
		u64 rr_prio                          : 4;
		u64 reserved_5_31                    : 27;
		u64 prio_anchor                      : 8;
		u64 reserved_40_63                   : 24;
	} s;
	/* struct nixx_af_tl1x_topology_s cn; */
};

static inline u64 NIXX_AF_TL1X_TOPOLOGY(u64 a)
	__attribute__ ((pure, always_inline));
static inline u64 NIXX_AF_TL1X_TOPOLOGY(u64 a)
{
	return 0xc80 + 0x10000 * a;
}

/**
 * Register (RVU_PF_BAR0) nix#_af_tl1#_yellow
 *
 * INTERNAL: NIX Transmit Level 1 Yellow State Debug Register
 */
union nixx_af_tl1x_yellow {
	u64 u;
	struct nixx_af_tl1x_yellow_s {
		u64 tail                             : 8;
		u64 reserved_8_9                     : 2;
		u64 head                             : 8;
		u64 reserved_18_63                   : 46;
	} s;
	/* struct nixx_af_tl1x_yellow_s cn; */
};

static inline u64 NIXX_AF_TL1X_YELLOW(u64 a)
	__attribute__ ((pure, always_inline));
static inline u64 NIXX_AF_TL1X_YELLOW(u64 a)
{
	return 0xca0 + 0x10000 * a;
}

/**
 * Register (RVU_PF_BAR0) nix#_af_tl1#_yellow_bytes
 *
 * NIX AF Transmit Level 1 Yellow Sent Bytes Registers This register has
 * the same bit fields as NIX_AF_TL1()_GREEN_BYTES.
 */
union nixx_af_tl1x_yellow_bytes {
	u64 u;
	struct nixx_af_tl1x_yellow_bytes_s {
		u64 count                            : 48;
		u64 reserved_48_63                   : 16;
	} s;
	/* struct nixx_af_tl1x_yellow_bytes_s cn; */
};

static inline u64 NIXX_AF_TL1X_YELLOW_BYTES(u64 a)
	__attribute__ ((pure, always_inline));
static inline u64 NIXX_AF_TL1X_YELLOW_BYTES(u64 a)
{
	return 0xd70 + 0x10000 * a;
}

/**
 * Register (RVU_PF_BAR0) nix#_af_tl1#_yellow_packets
 *
 * NIX AF Transmit Level 1 Yellow Sent Packets Registers This register
 * has the same bit fields as NIX_AF_TL1()_GREEN_PACKETS.
 */
union nixx_af_tl1x_yellow_packets {
	u64 u;
	struct nixx_af_tl1x_yellow_packets_s {
		u64 count                            : 40;
		u64 reserved_40_63                   : 24;
	} s;
	/* struct nixx_af_tl1x_yellow_packets_s cn; */
};

static inline u64 NIXX_AF_TL1X_YELLOW_PACKETS(u64 a)
	__attribute__ ((pure, always_inline));
static inline u64 NIXX_AF_TL1X_YELLOW_PACKETS(u64 a)
{
	return 0xd60 + 0x10000 * a;
}

/**
 * Register (RVU_PF_BAR0) nix#_af_tl1_const
 *
 * NIX AF Transmit Level 1 Constants Register This register contains
 * constants for software discovery.
 */
union nixx_af_tl1_const {
	u64 u;
	struct nixx_af_tl1_const_s {
		u64 count                            : 16;
		u64 reserved_16_63                   : 48;
	} s;
	/* struct nixx_af_tl1_const_s cn; */
};

static inline u64 NIXX_AF_TL1_CONST(void)
	__attribute__ ((pure, always_inline));
static inline u64 NIXX_AF_TL1_CONST(void)
{
	return 0x70;
}

/**
 * Register (RVU_PF_BAR0) nix#_af_tl2#_cir
 *
 * NIX AF Transmit Level 2 Committed Information Rate Registers This
 * register has the same bit fields as NIX_AF_TL1()_CIR.
 */
union nixx_af_tl2x_cir {
	u64 u;
	struct nixx_af_tl2x_cir_s {
		u64 enable                           : 1;
		u64 rate_mantissa                    : 8;
		u64 rate_exponent                    : 4;
		u64 rate_divider_exponent            : 4;
		u64 reserved_17_28                   : 12;
		u64 burst_mantissa                   : 8;
		u64 burst_exponent                   : 4;
		u64 reserved_41_63                   : 23;
	} s;
	/* struct nixx_af_tl2x_cir_s cn; */
};

static inline u64 NIXX_AF_TL2X_CIR(u64 a)
	__attribute__ ((pure, always_inline));
static inline u64 NIXX_AF_TL2X_CIR(u64 a)
{
	return 0xe20 + 0x10000 * a;
}

/**
 * Register (RVU_PF_BAR0) nix#_af_tl2#_green
 *
 * INTERNAL: NIX Transmit Level 2 Green State Debug Register  This
 * register has the same bit fields as NIX_AF_TL1()_GREEN.
 */
union nixx_af_tl2x_green {
	u64 u;
	struct nixx_af_tl2x_green_s {
		u64 tail                             : 8;
		u64 reserved_8_9                     : 2;
		u64 head                             : 8;
		u64 reserved_18_19                   : 2;
		u64 active_vec                       : 20;
		u64 rr_active                        : 1;
		u64 reserved_41_63                   : 23;
	} s;
	/* struct nixx_af_tl2x_green_s cn; */
};

static inline u64 NIXX_AF_TL2X_GREEN(u64 a)
	__attribute__ ((pure, always_inline));
static inline u64 NIXX_AF_TL2X_GREEN(u64 a)
{
	return 0xe90 + 0x10000 * a;
}

/**
 * Register (RVU_PF_BAR0) nix#_af_tl2#_md_debug0
 *
 * NIX AF Transmit Level 2 Meta Descriptor Debug 0 Registers See
 * NIX_AF_TL1()_MD_DEBUG0
 */
union nixx_af_tl2x_md_debug0 {
	u64 u;
	struct nixx_af_tl2x_md_debug0_s {
		u64 pmd0_length                      : 16;
		u64 pmd1_length                      : 16;
		u64 pmd0_vld                         : 1;
		u64 pmd1_vld                         : 1;
		u64 reserved_34_45                   : 12;
		u64 drain_pri                        : 1;
		u64 drain                            : 1;
		u64 c_con                            : 1;
		u64 p_con                            : 1;
		u64 reserved_50_51                   : 2;
		u64 child                            : 10;
		u64 reserved_62                      : 1;
		u64 pmd_count                        : 1;
	} s;
	/* struct nixx_af_tl2x_md_debug0_s cn96xxp1; */
	struct nixx_af_tl2x_md_debug0_cn96xxp3 {
		u64 pmd0_length                      : 16;
		u64 reserved_16_31                   : 16;
		u64 pmd0_vld                         : 1;
		u64 reserved_33                      : 1;
		u64 reserved_34_45                   : 12;
		u64 reserved_46                      : 1;
		u64 reserved_47                      : 1;
		u64 c_con                            : 1;
		u64 p_con                            : 1;
		u64 reserved_50_51                   : 2;
		u64 child                            : 10;
		u64 reserved_62                      : 1;
		u64 reserved_63                      : 1;
	} cn96xxp3;
	/* struct nixx_af_tl2x_md_debug0_s cnf95xx; */
};

static inline u64 NIXX_AF_TL2X_MD_DEBUG0(u64 a)
	__attribute__ ((pure, always_inline));
static inline u64 NIXX_AF_TL2X_MD_DEBUG0(u64 a)
{
	return 0xec0 + 0x10000 * a;
}

/**
 * Register (RVU_PF_BAR0) nix#_af_tl2#_md_debug1
 *
 * NIX AF Transmit Level 2 Meta Descriptor Debug 1 Registers Packet meta
 * descriptor 0 debug. See NIX_AF_TL1()_MD_DEBUG0.
 */
union nixx_af_tl2x_md_debug1 {
	u64 u;
	struct nixx_af_tl2x_md_debug1_s {
		u64 reserved_0_5                     : 6;
		u64 red_algo_override                : 2;
		u64 cir_dis                          : 1;
		u64 pir_dis                          : 1;
		u64 adjust                           : 9;
		u64 uid                              : 4;
		u64 reserved_23                      : 1;
		u64 bubble                           : 1;
		u64 color                            : 2;
		u64 pse_pkt_id                       : 9;
		u64 reserved_36                      : 1;
		u64 tx_pkt_p2x                       : 2;
		u64 sqm_pkt_id                       : 13;
		u64 mdq_idx                          : 10;
		u64 reserved_62                      : 1;
		u64 vld                              : 1;
	} s;
	struct nixx_af_tl2x_md_debug1_cn96xxp1 {
		u64 reserved_0_5                     : 6;
		u64 red_algo_override                : 2;
		u64 cir_dis                          : 1;
		u64 pir_dis                          : 1;
		u64 adjust                           : 9;
		u64 uid                              : 4;
		u64 drain                            : 1;
		u64 bubble                           : 1;
		u64 color                            : 2;
		u64 pse_pkt_id                       : 9;
		u64 reserved_36                      : 1;
		u64 tx_pkt_p2x                       : 2;
		u64 sqm_pkt_id                       : 13;
		u64 mdq_idx                          : 10;
		u64 reserved_62                      : 1;
		u64 vld                              : 1;
	} cn96xxp1;
	struct nixx_af_tl2x_md_debug1_cn96xxp3 {
		u64 reserved_0_5                     : 6;
		u64 red_algo_override                : 2;
		u64 cir_dis                          : 1;
		u64 pir_dis                          : 1;
		u64 adjust                           : 9;
		u64 reserved_19_22                   : 4;
		u64 flush                            : 1;
		u64 bubble                           : 1;
		u64 color                            : 2;
		u64 pse_pkt_id                       : 9;
		u64 reserved_36                      : 1;
		u64 tx_pkt_p2x                       : 2;
		u64 sqm_pkt_id                       : 13;
		u64 mdq_idx                          : 10;
		u64 reserved_62                      : 1;
		u64 vld                              : 1;
	} cn96xxp3;
	/* struct nixx_af_tl2x_md_debug1_cn96xxp1 cnf95xx; */
};

static inline u64 NIXX_AF_TL2X_MD_DEBUG1(u64 a)
	__attribute__ ((pure, always_inline));
static inline u64 NIXX_AF_TL2X_MD_DEBUG1(u64 a)
{
	return 0xec8 + 0x10000 * a;
}

/**
 * Register (RVU_PF_BAR0) nix#_af_tl2#_md_debug2
 *
 * NIX AF Transmit Level 2 Meta Descriptor Debug 2 Registers Packet meta
 * descriptor 1 debug. See NIX_AF_TL1()_MD_DEBUG0.
 */
union nixx_af_tl2x_md_debug2 {
	u64 u;
	struct nixx_af_tl2x_md_debug2_s {
		u64 reserved_0_5                     : 6;
		u64 red_algo_override                : 2;
		u64 cir_dis                          : 1;
		u64 pir_dis                          : 1;
		u64 adjust                           : 9;
		u64 uid                              : 4;
		u64 reserved_23                      : 1;
		u64 bubble                           : 1;
		u64 color                            : 2;
		u64 pse_pkt_id                       : 9;
		u64 reserved_36                      : 1;
		u64 tx_pkt_p2x                       : 2;
		u64 sqm_pkt_id                       : 13;
		u64 mdq_idx                          : 10;
		u64 reserved_62                      : 1;
		u64 vld                              : 1;
	} s;
	struct nixx_af_tl2x_md_debug2_cn96xxp1 {
		u64 reserved_0_5                     : 6;
		u64 red_algo_override                : 2;
		u64 cir_dis                          : 1;
		u64 pir_dis                          : 1;
		u64 adjust                           : 9;
		u64 uid                              : 4;
		u64 drain                            : 1;
		u64 bubble                           : 1;
		u64 color                            : 2;
		u64 pse_pkt_id                       : 9;
		u64 reserved_36                      : 1;
		u64 tx_pkt_p2x                       : 2;
		u64 sqm_pkt_id                       : 13;
		u64 mdq_idx                          : 10;
		u64 reserved_62                      : 1;
		u64 vld                              : 1;
	} cn96xxp1;
	struct nixx_af_tl2x_md_debug2_cn96xxp3 {
		u64 reserved_0_5                     : 6;
		u64 red_algo_override                : 2;
		u64 cir_dis                          : 1;
		u64 pir_dis                          : 1;
		u64 adjust                           : 9;
		u64 reserved_19_22                   : 4;
		u64 flush                            : 1;
		u64 bubble                           : 1;
		u64 color                            : 2;
		u64 pse_pkt_id                       : 9;
		u64 reserved_36                      : 1;
		u64 tx_pkt_p2x                       : 2;
		u64 sqm_pkt_id                       : 13;
		u64 mdq_idx                          : 10;
		u64 reserved_62                      : 1;
		u64 vld                              : 1;
	} cn96xxp3;
	/* struct nixx_af_tl2x_md_debug2_cn96xxp1 cnf95xx; */
};

static inline u64 NIXX_AF_TL2X_MD_DEBUG2(u64 a)
	__attribute__ ((pure, always_inline));
static inline u64 NIXX_AF_TL2X_MD_DEBUG2(u64 a)
{
	return 0xed0 + 0x10000 * a;
}

/**
 * Register (RVU_PF_BAR0) nix#_af_tl2#_md_debug3
 *
 * NIX AF Transmit Level 2 Meta Descriptor Debug 3 Registers Flush meta
 * descriptor debug. See NIX_AF_TL1()_MD_DEBUG0.
 */
union nixx_af_tl2x_md_debug3 {
	u64 u;
	struct nixx_af_tl2x_md_debug3_s {
		u64 reserved_0_36                    : 37;
		u64 tx_pkt_p2x                       : 2;
		u64 sqm_pkt_id                       : 13;
		u64 mdq_idx                          : 10;
		u64 reserved_62                      : 1;
		u64 vld                              : 1;
	} s;
	/* struct nixx_af_tl2x_md_debug3_s cn96xxp1; */
	struct nixx_af_tl2x_md_debug3_cn96xxp3 {
		u64 reserved_0_36                    : 37;
		u64 reserved_37_38                   : 2;
		u64 reserved_39_51                   : 13;
		u64 reserved_52_61                   : 10;
		u64 reserved_62                      : 1;
		u64 reserved_63                      : 1;
	} cn96xxp3;
	/* struct nixx_af_tl2x_md_debug3_s cnf95xx; */
};

static inline u64 NIXX_AF_TL2X_MD_DEBUG3(u64 a)
	__attribute__ ((pure, always_inline));
static inline u64 NIXX_AF_TL2X_MD_DEBUG3(u64 a)
{
	return 0xed8 + 0x10000 * a;
}

/**
 * Register (RVU_PF_BAR0) nix#_af_tl2#_parent
 *
 * NIX AF Transmit Level 2 Parent Registers
 */
union nixx_af_tl2x_parent {
	u64 u;
	struct nixx_af_tl2x_parent_s {
		u64 reserved_0_15                    : 16;
		u64 parent                           : 5;
		u64 reserved_21_63                   : 43;
	} s;
	/* struct nixx_af_tl2x_parent_s cn; */
};

static inline u64 NIXX_AF_TL2X_PARENT(u64 a)
	__attribute__ ((pure, always_inline));
static inline u64 NIXX_AF_TL2X_PARENT(u64 a)
{
	return 0xe88 + 0x10000 * a;
}

/**
 * Register (RVU_PF_BAR0) nix#_af_tl2#_pir
 *
 * NIX AF Transmit Level 2 Peak Information Rate Registers This register
 * has the same bit fields as NIX_AF_TL1()_CIR.
 */
union nixx_af_tl2x_pir {
	u64 u;
	struct nixx_af_tl2x_pir_s {
		u64 enable                           : 1;
		u64 rate_mantissa                    : 8;
		u64 rate_exponent                    : 4;
		u64 rate_divider_exponent            : 4;
		u64 reserved_17_28                   : 12;
		u64 burst_mantissa                   : 8;
		u64 burst_exponent                   : 4;
		u64 reserved_41_63                   : 23;
	} s;
	/* struct nixx_af_tl2x_pir_s cn; */
};

static inline u64 NIXX_AF_TL2X_PIR(u64 a)
	__attribute__ ((pure, always_inline));
static inline u64 NIXX_AF_TL2X_PIR(u64 a)
{
	return 0xe30 + 0x10000 * a;
}

/**
 * Register (RVU_PF_BAR0) nix#_af_tl2#_pointers
 *
 * INTERNAL: NIX Transmit Level 2 Linked List Pointers Debug Register
 */
union nixx_af_tl2x_pointers {
	u64 u;
	struct nixx_af_tl2x_pointers_s {
		u64 next                             : 8;
		u64 reserved_8_15                    : 8;
		u64 prev                             : 8;
		u64 reserved_24_63                   : 40;
	} s;
	/* struct nixx_af_tl2x_pointers_s cn; */
};

static inline u64 NIXX_AF_TL2X_POINTERS(u64 a)
	__attribute__ ((pure, always_inline));
static inline u64 NIXX_AF_TL2X_POINTERS(u64 a)
{
	return 0xe60 + 0x10000 * a;
}

/**
 * Register (RVU_PF_BAR0) nix#_af_tl2#_red
 *
 * INTERNAL: NIX Transmit Level 2 Red State Debug Register  This register
 * has the same bit fields as NIX_AF_TL1()_RED.
 */
union nixx_af_tl2x_red {
	u64 u;
	struct nixx_af_tl2x_red_s {
		u64 tail                             : 8;
		u64 reserved_8_9                     : 2;
		u64 head                             : 8;
		u64 reserved_18_63                   : 46;
	} s;
	/* struct nixx_af_tl2x_red_s cn; */
};

static inline u64 NIXX_AF_TL2X_RED(u64 a)
	__attribute__ ((pure, always_inline));
static inline u64 NIXX_AF_TL2X_RED(u64 a)
{
	return 0xeb0 + 0x10000 * a;
}

/**
 * Register (RVU_PF_BAR0) nix#_af_tl2#_sched_state
 *
 * NIX AF Transmit Level 2 Scheduling Control State Registers
 */
union nixx_af_tl2x_sched_state {
	u64 u;
	struct nixx_af_tl2x_sched_state_s {
		u64 rr_count                         : 25;
		u64 reserved_25_63                   : 39;
	} s;
	/* struct nixx_af_tl2x_sched_state_s cn; */
};

static inline u64 NIXX_AF_TL2X_SCHED_STATE(u64 a)
	__attribute__ ((pure, always_inline));
static inline u64 NIXX_AF_TL2X_SCHED_STATE(u64 a)
{
	return 0xe40 + 0x10000 * a;
}

/**
 * Register (RVU_PF_BAR0) nix#_af_tl2#_schedule
 *
 * NIX AF Transmit Level 2 Scheduling Control Registers
 */
union nixx_af_tl2x_schedule {
	u64 u;
	struct nixx_af_tl2x_schedule_s {
		u64 rr_quantum                       : 24;
		u64 prio                             : 4;
		u64 reserved_28_63                   : 36;
	} s;
	/* struct nixx_af_tl2x_schedule_s cn; */
};

static inline u64 NIXX_AF_TL2X_SCHEDULE(u64 a)
	__attribute__ ((pure, always_inline));
static inline u64 NIXX_AF_TL2X_SCHEDULE(u64 a)
{
	return 0xe00 + 0x10000 * a;
}

/**
 * Register (RVU_PF_BAR0) nix#_af_tl2#_shape
 *
 * NIX AF Transmit Level 2 Shaping Control Registers
 */
union nixx_af_tl2x_shape {
	u64 u;
	struct nixx_af_tl2x_shape_s {
		u64 adjust                           : 9;
		u64 red_algo                         : 2;
		u64 red_disable                      : 1;
		u64 yellow_disable                   : 1;
		u64 reserved_13_23                   : 11;
		u64 length_disable                   : 1;
		u64 schedule_list                    : 2;
		u64 reserved_27_63                   : 37;
	} s;
	/* struct nixx_af_tl2x_shape_s cn; */
};

static inline u64 NIXX_AF_TL2X_SHAPE(u64 a)
	__attribute__ ((pure, always_inline));
static inline u64 NIXX_AF_TL2X_SHAPE(u64 a)
{
	return 0xe10 + 0x10000 * a;
}

/**
 * Register (RVU_PF_BAR0) nix#_af_tl2#_shape_state
 *
 * NIX AF Transmit Level 2 Shape State Registers This register must not
 * be written during normal operation.
 */
union nixx_af_tl2x_shape_state {
	u64 u;
	struct nixx_af_tl2x_shape_state_s {
		u64 cir_accum                        : 26;
		u64 pir_accum                        : 26;
		u64 color                            : 2;
		u64 reserved_54_63                   : 10;
	} s;
	/* struct nixx_af_tl2x_shape_state_s cn; */
};

static inline u64 NIXX_AF_TL2X_SHAPE_STATE(u64 a)
	__attribute__ ((pure, always_inline));
static inline u64 NIXX_AF_TL2X_SHAPE_STATE(u64 a)
{
	return 0xe50 + 0x10000 * a;
}

/**
 * Register (RVU_PF_BAR0) nix#_af_tl2#_sw_xoff
 *
 * NIX AF Transmit Level 2 Software Controlled XOFF Registers This
 * register has the same bit fields as NIX_AF_TL1()_SW_XOFF.
 */
union nixx_af_tl2x_sw_xoff {
	u64 u;
	struct nixx_af_tl2x_sw_xoff_s {
		u64 xoff                             : 1;
		u64 drain                            : 1;
		u64 reserved_2                       : 1;
		u64 drain_irq                        : 1;
		u64 reserved_4_63                    : 60;
	} s;
	/* struct nixx_af_tl2x_sw_xoff_s cn; */
};

static inline u64 NIXX_AF_TL2X_SW_XOFF(u64 a)
	__attribute__ ((pure, always_inline));
static inline u64 NIXX_AF_TL2X_SW_XOFF(u64 a)
{
	return 0xe70 + 0x10000 * a;
}

/**
 * Register (RVU_PF_BAR0) nix#_af_tl2#_topology
 *
 * NIX AF Transmit Level 2 Topology Registers
 */
union nixx_af_tl2x_topology {
	u64 u;
	struct nixx_af_tl2x_topology_s {
		u64 reserved_0                       : 1;
		u64 rr_prio                          : 4;
		u64 reserved_5_31                    : 27;
		u64 prio_anchor                      : 8;
		u64 reserved_40_63                   : 24;
	} s;
	/* struct nixx_af_tl2x_topology_s cn; */
};

static inline u64 NIXX_AF_TL2X_TOPOLOGY(u64 a)
	__attribute__ ((pure, always_inline));
static inline u64 NIXX_AF_TL2X_TOPOLOGY(u64 a)
{
	return 0xe80 + 0x10000 * a;
}

/**
 * Register (RVU_PF_BAR0) nix#_af_tl2#_yellow
 *
 * INTERNAL: NIX Transmit Level 2 Yellow State Debug Register  This
 * register has the same bit fields as NIX_AF_TL1()_YELLOW.
 */
union nixx_af_tl2x_yellow {
	u64 u;
	struct nixx_af_tl2x_yellow_s {
		u64 tail                             : 8;
		u64 reserved_8_9                     : 2;
		u64 head                             : 8;
		u64 reserved_18_63                   : 46;
	} s;
	/* struct nixx_af_tl2x_yellow_s cn; */
};

static inline u64 NIXX_AF_TL2X_YELLOW(u64 a)
	__attribute__ ((pure, always_inline));
static inline u64 NIXX_AF_TL2X_YELLOW(u64 a)
{
	return 0xea0 + 0x10000 * a;
}

/**
 * Register (RVU_PF_BAR0) nix#_af_tl2_const
 *
 * NIX AF Transmit Level 2 Constants Register This register contains
 * constants for software discovery.
 */
union nixx_af_tl2_const {
	u64 u;
	struct nixx_af_tl2_const_s {
		u64 count                            : 16;
		u64 reserved_16_63                   : 48;
	} s;
	/* struct nixx_af_tl2_const_s cn; */
};

static inline u64 NIXX_AF_TL2_CONST(void)
	__attribute__ ((pure, always_inline));
static inline u64 NIXX_AF_TL2_CONST(void)
{
	return 0x78;
}

/**
 * Register (RVU_PF_BAR0) nix#_af_tl3#_cir
 *
 * NIX AF Transmit Level 3 Committed Information Rate Registers This
 * register has the same bit fields as NIX_AF_TL1()_CIR.
 */
union nixx_af_tl3x_cir {
	u64 u;
	struct nixx_af_tl3x_cir_s {
		u64 enable                           : 1;
		u64 rate_mantissa                    : 8;
		u64 rate_exponent                    : 4;
		u64 rate_divider_exponent            : 4;
		u64 reserved_17_28                   : 12;
		u64 burst_mantissa                   : 8;
		u64 burst_exponent                   : 4;
		u64 reserved_41_63                   : 23;
	} s;
	/* struct nixx_af_tl3x_cir_s cn; */
};

static inline u64 NIXX_AF_TL3X_CIR(u64 a)
	__attribute__ ((pure, always_inline));
static inline u64 NIXX_AF_TL3X_CIR(u64 a)
{
	return 0x1020 + 0x10000 * a;
}

/**
 * Register (RVU_PF_BAR0) nix#_af_tl3#_green
 *
 * INTERNAL: NIX Transmit Level 3 Green State Debug Register
 */
union nixx_af_tl3x_green {
	u64 u;
	struct nixx_af_tl3x_green_s {
		u64 tail                             : 9;
		u64 reserved_9                       : 1;
		u64 head                             : 9;
		u64 reserved_19                      : 1;
		u64 active_vec                       : 20;
		u64 rr_active                        : 1;
		u64 reserved_41_63                   : 23;
	} s;
	/* struct nixx_af_tl3x_green_s cn; */
};

static inline u64 NIXX_AF_TL3X_GREEN(u64 a)
	__attribute__ ((pure, always_inline));
static inline u64 NIXX_AF_TL3X_GREEN(u64 a)
{
	return 0x1090 + 0x10000 * a;
}

/**
 * Register (RVU_PF_BAR0) nix#_af_tl3#_md_debug0
 *
 * NIX AF Transmit Level 3 Meta Descriptor Debug 0 Registers See
 * NIX_AF_TL1()_MD_DEBUG0.
 */
union nixx_af_tl3x_md_debug0 {
	u64 u;
	struct nixx_af_tl3x_md_debug0_s {
		u64 pmd0_length                      : 16;
		u64 pmd1_length                      : 16;
		u64 pmd0_vld                         : 1;
		u64 pmd1_vld                         : 1;
		u64 reserved_34_45                   : 12;
		u64 drain_pri                        : 1;
		u64 drain                            : 1;
		u64 c_con                            : 1;
		u64 p_con                            : 1;
		u64 reserved_50_51                   : 2;
		u64 child                            : 10;
		u64 reserved_62                      : 1;
		u64 pmd_count                        : 1;
	} s;
	/* struct nixx_af_tl3x_md_debug0_s cn96xxp1; */
	struct nixx_af_tl3x_md_debug0_cn96xxp3 {
		u64 pmd0_length                      : 16;
		u64 reserved_16_31                   : 16;
		u64 pmd0_vld                         : 1;
		u64 reserved_33                      : 1;
		u64 reserved_34_45                   : 12;
		u64 reserved_46                      : 1;
		u64 reserved_47                      : 1;
		u64 c_con                            : 1;
		u64 p_con                            : 1;
		u64 reserved_50_51                   : 2;
		u64 child                            : 10;
		u64 reserved_62                      : 1;
		u64 reserved_63                      : 1;
	} cn96xxp3;
	/* struct nixx_af_tl3x_md_debug0_s cnf95xx; */
};

static inline u64 NIXX_AF_TL3X_MD_DEBUG0(u64 a)
	__attribute__ ((pure, always_inline));
static inline u64 NIXX_AF_TL3X_MD_DEBUG0(u64 a)
{
	return 0x10c0 + 0x10000 * a;
}

/**
 * Register (RVU_PF_BAR0) nix#_af_tl3#_md_debug1
 *
 * NIX AF Transmit Level 3 Meta Descriptor Debug 1 Registers Packet meta
 * descriptor 0 debug. See NIX_AF_TL1()_MD_DEBUG0.
 */
union nixx_af_tl3x_md_debug1 {
	u64 u;
	struct nixx_af_tl3x_md_debug1_s {
		u64 reserved_0_5                     : 6;
		u64 red_algo_override                : 2;
		u64 cir_dis                          : 1;
		u64 pir_dis                          : 1;
		u64 adjust                           : 9;
		u64 uid                              : 4;
		u64 reserved_23                      : 1;
		u64 bubble                           : 1;
		u64 color                            : 2;
		u64 pse_pkt_id                       : 9;
		u64 reserved_36                      : 1;
		u64 tx_pkt_p2x                       : 2;
		u64 sqm_pkt_id                       : 13;
		u64 mdq_idx                          : 10;
		u64 reserved_62                      : 1;
		u64 vld                              : 1;
	} s;
	struct nixx_af_tl3x_md_debug1_cn96xxp1 {
		u64 reserved_0_5                     : 6;
		u64 red_algo_override                : 2;
		u64 cir_dis                          : 1;
		u64 pir_dis                          : 1;
		u64 adjust                           : 9;
		u64 uid                              : 4;
		u64 drain                            : 1;
		u64 bubble                           : 1;
		u64 color                            : 2;
		u64 pse_pkt_id                       : 9;
		u64 reserved_36                      : 1;
		u64 tx_pkt_p2x                       : 2;
		u64 sqm_pkt_id                       : 13;
		u64 mdq_idx                          : 10;
		u64 reserved_62                      : 1;
		u64 vld                              : 1;
	} cn96xxp1;
	struct nixx_af_tl3x_md_debug1_cn96xxp3 {
		u64 reserved_0_5                     : 6;
		u64 red_algo_override                : 2;
		u64 cir_dis                          : 1;
		u64 pir_dis                          : 1;
		u64 adjust                           : 9;
		u64 reserved_19_22                   : 4;
		u64 flush                            : 1;
		u64 bubble                           : 1;
		u64 color                            : 2;
		u64 pse_pkt_id                       : 9;
		u64 reserved_36                      : 1;
		u64 tx_pkt_p2x                       : 2;
		u64 sqm_pkt_id                       : 13;
		u64 mdq_idx                          : 10;
		u64 reserved_62                      : 1;
		u64 vld                              : 1;
	} cn96xxp3;
	/* struct nixx_af_tl3x_md_debug1_cn96xxp1 cnf95xx; */
};

static inline u64 NIXX_AF_TL3X_MD_DEBUG1(u64 a)
	__attribute__ ((pure, always_inline));
static inline u64 NIXX_AF_TL3X_MD_DEBUG1(u64 a)
{
	return 0x10c8 + 0x10000 * a;
}

/**
 * Register (RVU_PF_BAR0) nix#_af_tl3#_md_debug2
 *
 * NIX AF Transmit Level 3 Meta Descriptor Debug 2 Registers Packet meta
 * descriptor 1 debug. See NIX_AF_TL1()_MD_DEBUG0.
 */
union nixx_af_tl3x_md_debug2 {
	u64 u;
	struct nixx_af_tl3x_md_debug2_s {
		u64 reserved_0_5                     : 6;
		u64 red_algo_override                : 2;
		u64 cir_dis                          : 1;
		u64 pir_dis                          : 1;
		u64 adjust                           : 9;
		u64 uid                              : 4;
		u64 reserved_23                      : 1;
		u64 bubble                           : 1;
		u64 color                            : 2;
		u64 pse_pkt_id                       : 9;
		u64 reserved_36                      : 1;
		u64 tx_pkt_p2x                       : 2;
		u64 sqm_pkt_id                       : 13;
		u64 mdq_idx                          : 10;
		u64 reserved_62                      : 1;
		u64 vld                              : 1;
	} s;
	struct nixx_af_tl3x_md_debug2_cn96xxp1 {
		u64 reserved_0_5                     : 6;
		u64 red_algo_override                : 2;
		u64 cir_dis                          : 1;
		u64 pir_dis                          : 1;
		u64 adjust                           : 9;
		u64 uid                              : 4;
		u64 drain                            : 1;
		u64 bubble                           : 1;
		u64 color                            : 2;
		u64 pse_pkt_id                       : 9;
		u64 reserved_36                      : 1;
		u64 tx_pkt_p2x                       : 2;
		u64 sqm_pkt_id                       : 13;
		u64 mdq_idx                          : 10;
		u64 reserved_62                      : 1;
		u64 vld                              : 1;
	} cn96xxp1;
	struct nixx_af_tl3x_md_debug2_cn96xxp3 {
		u64 reserved_0_5                     : 6;
		u64 red_algo_override                : 2;
		u64 cir_dis                          : 1;
		u64 pir_dis                          : 1;
		u64 adjust                           : 9;
		u64 reserved_19_22                   : 4;
		u64 flush                            : 1;
		u64 bubble                           : 1;
		u64 color                            : 2;
		u64 pse_pkt_id                       : 9;
		u64 reserved_36                      : 1;
		u64 tx_pkt_p2x                       : 2;
		u64 sqm_pkt_id                       : 13;
		u64 mdq_idx                          : 10;
		u64 reserved_62                      : 1;
		u64 vld                              : 1;
	} cn96xxp3;
	/* struct nixx_af_tl3x_md_debug2_cn96xxp1 cnf95xx; */
};

static inline u64 NIXX_AF_TL3X_MD_DEBUG2(u64 a)
	__attribute__ ((pure, always_inline));
static inline u64 NIXX_AF_TL3X_MD_DEBUG2(u64 a)
{
	return 0x10d0 + 0x10000 * a;
}

/**
 * Register (RVU_PF_BAR0) nix#_af_tl3#_md_debug3
 *
 * NIX AF Transmit Level 3 Meta Descriptor Debug 3 Registers Flush meta
 * descriptor debug. See NIX_AF_TL1()_MD_DEBUG0.
 */
union nixx_af_tl3x_md_debug3 {
	u64 u;
	struct nixx_af_tl3x_md_debug3_s {
		u64 reserved_0_36                    : 37;
		u64 tx_pkt_p2x                       : 2;
		u64 sqm_pkt_id                       : 13;
		u64 mdq_idx                          : 10;
		u64 reserved_62                      : 1;
		u64 vld                              : 1;
	} s;
	/* struct nixx_af_tl3x_md_debug3_s cn96xxp1; */
	struct nixx_af_tl3x_md_debug3_cn96xxp3 {
		u64 reserved_0_36                    : 37;
		u64 reserved_37_38                   : 2;
		u64 reserved_39_51                   : 13;
		u64 reserved_52_61                   : 10;
		u64 reserved_62                      : 1;
		u64 reserved_63                      : 1;
	} cn96xxp3;
	/* struct nixx_af_tl3x_md_debug3_s cnf95xx; */
};

static inline u64 NIXX_AF_TL3X_MD_DEBUG3(u64 a)
	__attribute__ ((pure, always_inline));
static inline u64 NIXX_AF_TL3X_MD_DEBUG3(u64 a)
{
	return 0x10d8 + 0x10000 * a;
}

/**
 * Register (RVU_PF_BAR0) nix#_af_tl3#_parent
 *
 * NIX AF Transmit Level 3 Parent Registers
 */
union nixx_af_tl3x_parent {
	u64 u;
	struct nixx_af_tl3x_parent_s {
		u64 reserved_0_15                    : 16;
		u64 parent                           : 8;
		u64 reserved_24_63                   : 40;
	} s;
	/* struct nixx_af_tl3x_parent_s cn; */
};

static inline u64 NIXX_AF_TL3X_PARENT(u64 a)
	__attribute__ ((pure, always_inline));
static inline u64 NIXX_AF_TL3X_PARENT(u64 a)
{
	return 0x1088 + 0x10000 * a;
}

/**
 * Register (RVU_PF_BAR0) nix#_af_tl3#_pir
 *
 * NIX AF Transmit Level 3 Peak Information Rate Registers This register
 * has the same bit fields as NIX_AF_TL1()_CIR.
 */
union nixx_af_tl3x_pir {
	u64 u;
	struct nixx_af_tl3x_pir_s {
		u64 enable                           : 1;
		u64 rate_mantissa                    : 8;
		u64 rate_exponent                    : 4;
		u64 rate_divider_exponent            : 4;
		u64 reserved_17_28                   : 12;
		u64 burst_mantissa                   : 8;
		u64 burst_exponent                   : 4;
		u64 reserved_41_63                   : 23;
	} s;
	/* struct nixx_af_tl3x_pir_s cn; */
};

static inline u64 NIXX_AF_TL3X_PIR(u64 a)
	__attribute__ ((pure, always_inline));
static inline u64 NIXX_AF_TL3X_PIR(u64 a)
{
	return 0x1030 + 0x10000 * a;
}

/**
 * Register (RVU_PF_BAR0) nix#_af_tl3#_pointers
 *
 * INTERNAL: NIX Transmit Level 3 Linked List Pointers Debug Register
 * This register has the same bit fields as NIX_AF_TL2()_POINTERS.
 */
union nixx_af_tl3x_pointers {
	u64 u;
	struct nixx_af_tl3x_pointers_s {
		u64 next                             : 8;
		u64 reserved_8_15                    : 8;
		u64 prev                             : 8;
		u64 reserved_24_63                   : 40;
	} s;
	/* struct nixx_af_tl3x_pointers_s cn; */
};

static inline u64 NIXX_AF_TL3X_POINTERS(u64 a)
	__attribute__ ((pure, always_inline));
static inline u64 NIXX_AF_TL3X_POINTERS(u64 a)
{
	return 0x1060 + 0x10000 * a;
}

/**
 * Register (RVU_PF_BAR0) nix#_af_tl3#_red
 *
 * INTERNAL: NIX Transmit Level 3 Red State Debug Register  This register
 * has the same bit fields as NIX_AF_TL3()_YELLOW.
 */
union nixx_af_tl3x_red {
	u64 u;
	struct nixx_af_tl3x_red_s {
		u64 tail                             : 9;
		u64 reserved_9                       : 1;
		u64 head                             : 9;
		u64 reserved_19_63                   : 45;
	} s;
	/* struct nixx_af_tl3x_red_s cn; */
};

static inline u64 NIXX_AF_TL3X_RED(u64 a)
	__attribute__ ((pure, always_inline));
static inline u64 NIXX_AF_TL3X_RED(u64 a)
{
	return 0x10b0 + 0x10000 * a;
}

/**
 * Register (RVU_PF_BAR0) nix#_af_tl3#_sched_state
 *
 * NIX AF Transmit Level 3 Scheduling Control State Registers This
 * register has the same bit fields as NIX_AF_TL2()_SCHED_STATE.
 */
union nixx_af_tl3x_sched_state {
	u64 u;
	struct nixx_af_tl3x_sched_state_s {
		u64 rr_count                         : 25;
		u64 reserved_25_63                   : 39;
	} s;
	/* struct nixx_af_tl3x_sched_state_s cn; */
};

static inline u64 NIXX_AF_TL3X_SCHED_STATE(u64 a)
	__attribute__ ((pure, always_inline));
static inline u64 NIXX_AF_TL3X_SCHED_STATE(u64 a)
{
	return 0x1040 + 0x10000 * a;
}

/**
 * Register (RVU_PF_BAR0) nix#_af_tl3#_schedule
 *
 * NIX AF Transmit Level 3 Scheduling Control Registers This register has
 * the same bit fields as NIX_AF_TL2()_SCHEDULE.
 */
union nixx_af_tl3x_schedule {
	u64 u;
	struct nixx_af_tl3x_schedule_s {
		u64 rr_quantum                       : 24;
		u64 prio                             : 4;
		u64 reserved_28_63                   : 36;
	} s;
	/* struct nixx_af_tl3x_schedule_s cn; */
};

static inline u64 NIXX_AF_TL3X_SCHEDULE(u64 a)
	__attribute__ ((pure, always_inline));
static inline u64 NIXX_AF_TL3X_SCHEDULE(u64 a)
{
	return 0x1000 + 0x10000 * a;
}

/**
 * Register (RVU_PF_BAR0) nix#_af_tl3#_shape
 *
 * NIX AF Transmit Level 3 Shaping Control Registers
 */
union nixx_af_tl3x_shape {
	u64 u;
	struct nixx_af_tl3x_shape_s {
		u64 adjust                           : 9;
		u64 red_algo                         : 2;
		u64 red_disable                      : 1;
		u64 yellow_disable                   : 1;
		u64 reserved_13_23                   : 11;
		u64 length_disable                   : 1;
		u64 schedule_list                    : 2;
		u64 reserved_27_63                   : 37;
	} s;
	/* struct nixx_af_tl3x_shape_s cn; */
};

static inline u64 NIXX_AF_TL3X_SHAPE(u64 a)
	__attribute__ ((pure, always_inline));
static inline u64 NIXX_AF_TL3X_SHAPE(u64 a)
{
	return 0x1010 + 0x10000 * a;
}

/**
 * Register (RVU_PF_BAR0) nix#_af_tl3#_shape_state
 *
 * NIX AF Transmit Level 3 Shaping State Registers This register has the
 * same bit fields as NIX_AF_TL2()_SHAPE_STATE. This register must not be
 * written during normal operation.
 */
union nixx_af_tl3x_shape_state {
	u64 u;
	struct nixx_af_tl3x_shape_state_s {
		u64 cir_accum                        : 26;
		u64 pir_accum                        : 26;
		u64 color                            : 2;
		u64 reserved_54_63                   : 10;
	} s;
	/* struct nixx_af_tl3x_shape_state_s cn; */
};

static inline u64 NIXX_AF_TL3X_SHAPE_STATE(u64 a)
	__attribute__ ((pure, always_inline));
static inline u64 NIXX_AF_TL3X_SHAPE_STATE(u64 a)
{
	return 0x1050 + 0x10000 * a;
}

/**
 * Register (RVU_PF_BAR0) nix#_af_tl3#_sw_xoff
 *
 * NIX AF Transmit Level 3 Software Controlled XOFF Registers This
 * register has the same bit fields as NIX_AF_TL1()_SW_XOFF
 */
union nixx_af_tl3x_sw_xoff {
	u64 u;
	struct nixx_af_tl3x_sw_xoff_s {
		u64 xoff                             : 1;
		u64 drain                            : 1;
		u64 reserved_2                       : 1;
		u64 drain_irq                        : 1;
		u64 reserved_4_63                    : 60;
	} s;
	/* struct nixx_af_tl3x_sw_xoff_s cn; */
};

static inline u64 NIXX_AF_TL3X_SW_XOFF(u64 a)
	__attribute__ ((pure, always_inline));
static inline u64 NIXX_AF_TL3X_SW_XOFF(u64 a)
{
	return 0x1070 + 0x10000 * a;
}

/**
 * Register (RVU_PF_BAR0) nix#_af_tl3#_topology
 *
 * NIX AF Transmit Level 3 Topology Registers
 */
union nixx_af_tl3x_topology {
	u64 u;
	struct nixx_af_tl3x_topology_s {
		u64 reserved_0                       : 1;
		u64 rr_prio                          : 4;
		u64 reserved_5_31                    : 27;
		u64 prio_anchor                      : 9;
		u64 reserved_41_63                   : 23;
	} s;
	/* struct nixx_af_tl3x_topology_s cn; */
};

static inline u64 NIXX_AF_TL3X_TOPOLOGY(u64 a)
	__attribute__ ((pure, always_inline));
static inline u64 NIXX_AF_TL3X_TOPOLOGY(u64 a)
{
	return 0x1080 + 0x10000 * a;
}

/**
 * Register (RVU_PF_BAR0) nix#_af_tl3#_yellow
 *
 * INTERNAL: NIX Transmit Level 3 Yellow State Debug Register
 */
union nixx_af_tl3x_yellow {
	u64 u;
	struct nixx_af_tl3x_yellow_s {
		u64 tail                             : 9;
		u64 reserved_9                       : 1;
		u64 head                             : 9;
		u64 reserved_19_63                   : 45;
	} s;
	/* struct nixx_af_tl3x_yellow_s cn; */
};

static inline u64 NIXX_AF_TL3X_YELLOW(u64 a)
	__attribute__ ((pure, always_inline));
static inline u64 NIXX_AF_TL3X_YELLOW(u64 a)
{
	return 0x10a0 + 0x10000 * a;
}

/**
 * Register (RVU_PF_BAR0) nix#_af_tl3_const
 *
 * NIX AF Transmit Level 3 Constants Register This register contains
 * constants for software discovery.
 */
union nixx_af_tl3_const {
	u64 u;
	struct nixx_af_tl3_const_s {
		u64 count                            : 16;
		u64 reserved_16_63                   : 48;
	} s;
	/* struct nixx_af_tl3_const_s cn; */
};

static inline u64 NIXX_AF_TL3_CONST(void)
	__attribute__ ((pure, always_inline));
static inline u64 NIXX_AF_TL3_CONST(void)
{
	return 0x80;
}

/**
 * Register (RVU_PF_BAR0) nix#_af_tl3_tl2#_bp_status
 *
 * NIX AF Transmit Level 3/2 Backpressure Status Registers
 */
union nixx_af_tl3_tl2x_bp_status {
	u64 u;
	struct nixx_af_tl3_tl2x_bp_status_s {
		u64 hw_xoff                          : 1;
		u64 reserved_1_63                    : 63;
	} s;
	/* struct nixx_af_tl3_tl2x_bp_status_s cn; */
};

static inline u64 NIXX_AF_TL3_TL2X_BP_STATUS(u64 a)
	__attribute__ ((pure, always_inline));
static inline u64 NIXX_AF_TL3_TL2X_BP_STATUS(u64 a)
{
	return 0x1610 + 0x10000 * a;
}

/**
 * Register (RVU_PF_BAR0) nix#_af_tl3_tl2#_cfg
 *
 * NIX AF Transmit Level 3/2 Configuration Registers
 */
union nixx_af_tl3_tl2x_cfg {
	u64 u;
	struct nixx_af_tl3_tl2x_cfg_s {
		u64 express                          : 1;
		u64 reserved_1_63                    : 63;
	} s;
	/* struct nixx_af_tl3_tl2x_cfg_s cn; */
};

static inline u64 NIXX_AF_TL3_TL2X_CFG(u64 a)
	__attribute__ ((pure, always_inline));
static inline u64 NIXX_AF_TL3_TL2X_CFG(u64 a)
{
	return 0x1600 + 0x10000 * a;
}

/**
 * Register (RVU_PF_BAR0) nix#_af_tl3_tl2#_link#_cfg
 *
 * NIX AF Transmit Level 3/2 Link Configuration Registers These registers
 * specify the links and associated channels that a given TL3 or TL2
 * queue (depending on NIX_AF_PSE_CHANNEL_LEVEL[BP_LEVEL]) can transmit
 * on. Each TL3/TL2 queue can be enabled to transmit on and be
 * backpressured by one or more links and associated channels. The last
 * index (LINK) is enumerated by NIX_LINK_E.
 */
union nixx_af_tl3_tl2x_linkx_cfg {
	u64 u;
	struct nixx_af_tl3_tl2x_linkx_cfg_s {
		u64 relchan                          : 8;
		u64 reserved_8_11                    : 4;
		u64 ena                              : 1;
		u64 bp_ena                           : 1;
		u64 reserved_14_63                   : 50;
	} s;
	/* struct nixx_af_tl3_tl2x_linkx_cfg_s cn; */
};

static inline u64 NIXX_AF_TL3_TL2X_LINKX_CFG(u64 a, u64 b)
	__attribute__ ((pure, always_inline));
static inline u64 NIXX_AF_TL3_TL2X_LINKX_CFG(u64 a, u64 b)
{
	return 0x1700 + 0x10000 * a + 8 * b;
}

/**
 * Register (RVU_PF_BAR0) nix#_af_tl4#_bp_status
 *
 * NIX AF Transmit Level 4 Backpressure Status Registers
 */
union nixx_af_tl4x_bp_status {
	u64 u;
	struct nixx_af_tl4x_bp_status_s {
		u64 hw_xoff                          : 1;
		u64 reserved_1_63                    : 63;
	} s;
	/* struct nixx_af_tl4x_bp_status_s cn; */
};

static inline u64 NIXX_AF_TL4X_BP_STATUS(u64 a)
	__attribute__ ((pure, always_inline));
static inline u64 NIXX_AF_TL4X_BP_STATUS(u64 a)
{
	return 0xb00 + 0x10000 * a;
}

/**
 * Register (RVU_PF_BAR0) nix#_af_tl4#_cir
 *
 * NIX AF Transmit Level 4 Committed Information Rate Registers This
 * register has the same bit fields as NIX_AF_TL1()_CIR.
 */
union nixx_af_tl4x_cir {
	u64 u;
	struct nixx_af_tl4x_cir_s {
		u64 enable                           : 1;
		u64 rate_mantissa                    : 8;
		u64 rate_exponent                    : 4;
		u64 rate_divider_exponent            : 4;
		u64 reserved_17_28                   : 12;
		u64 burst_mantissa                   : 8;
		u64 burst_exponent                   : 4;
		u64 reserved_41_63                   : 23;
	} s;
	/* struct nixx_af_tl4x_cir_s cn; */
};

static inline u64 NIXX_AF_TL4X_CIR(u64 a)
	__attribute__ ((pure, always_inline));
static inline u64 NIXX_AF_TL4X_CIR(u64 a)
{
	return 0x1220 + 0x10000 * a;
}

/**
 * Register (RVU_PF_BAR0) nix#_af_tl4#_green
 *
 * INTERNAL: NIX Transmit Level 4 Green State Debug Register  This
 * register has the same bit fields as NIX_AF_TL3()_GREEN.
 */
union nixx_af_tl4x_green {
	u64 u;
	struct nixx_af_tl4x_green_s {
		u64 tail                             : 9;
		u64 reserved_9                       : 1;
		u64 head                             : 9;
		u64 reserved_19                      : 1;
		u64 active_vec                       : 20;
		u64 rr_active                        : 1;
		u64 reserved_41_63                   : 23;
	} s;
	/* struct nixx_af_tl4x_green_s cn; */
};

static inline u64 NIXX_AF_TL4X_GREEN(u64 a)
	__attribute__ ((pure, always_inline));
static inline u64 NIXX_AF_TL4X_GREEN(u64 a)
{
	return 0x1290 + 0x10000 * a;
}

/**
 * Register (RVU_PF_BAR0) nix#_af_tl4#_md_debug0
 *
 * NIX AF Transmit Level 4 Meta Descriptor Debug 0 Registers See
 * NIX_AF_TL1()_MD_DEBUG0.
 */
union nixx_af_tl4x_md_debug0 {
	u64 u;
	struct nixx_af_tl4x_md_debug0_s {
		u64 pmd0_length                      : 16;
		u64 pmd1_length                      : 16;
		u64 pmd0_vld                         : 1;
		u64 pmd1_vld                         : 1;
		u64 reserved_34_45                   : 12;
		u64 drain_pri                        : 1;
		u64 drain                            : 1;
		u64 c_con                            : 1;
		u64 p_con                            : 1;
		u64 reserved_50_51                   : 2;
		u64 child                            : 10;
		u64 reserved_62                      : 1;
		u64 pmd_count                        : 1;
	} s;
	/* struct nixx_af_tl4x_md_debug0_s cn96xxp1; */
	struct nixx_af_tl4x_md_debug0_cn96xxp3 {
		u64 pmd0_length                      : 16;
		u64 reserved_16_31                   : 16;
		u64 pmd0_vld                         : 1;
		u64 reserved_33                      : 1;
		u64 reserved_34_45                   : 12;
		u64 reserved_46                      : 1;
		u64 reserved_47                      : 1;
		u64 c_con                            : 1;
		u64 p_con                            : 1;
		u64 reserved_50_51                   : 2;
		u64 child                            : 10;
		u64 reserved_62                      : 1;
		u64 reserved_63                      : 1;
	} cn96xxp3;
	/* struct nixx_af_tl4x_md_debug0_s cnf95xx; */
};

static inline u64 NIXX_AF_TL4X_MD_DEBUG0(u64 a)
	__attribute__ ((pure, always_inline));
static inline u64 NIXX_AF_TL4X_MD_DEBUG0(u64 a)
{
	return 0x12c0 + 0x10000 * a;
}

/**
 * Register (RVU_PF_BAR0) nix#_af_tl4#_md_debug1
 *
 * NIX AF Transmit Level 4 Meta Descriptor Debug 1 Registers Packet meta
 * descriptor 0 debug. See NIX_AF_TL1()_MD_DEBUG0.
 */
union nixx_af_tl4x_md_debug1 {
	u64 u;
	struct nixx_af_tl4x_md_debug1_s {
		u64 reserved_0_5                     : 6;
		u64 red_algo_override                : 2;
		u64 cir_dis                          : 1;
		u64 pir_dis                          : 1;
		u64 adjust                           : 9;
		u64 uid                              : 4;
		u64 reserved_23                      : 1;
		u64 bubble                           : 1;
		u64 color                            : 2;
		u64 pse_pkt_id                       : 9;
		u64 reserved_36                      : 1;
		u64 tx_pkt_p2x                       : 2;
		u64 sqm_pkt_id                       : 13;
		u64 mdq_idx                          : 10;
		u64 reserved_62                      : 1;
		u64 vld                              : 1;
	} s;
	struct nixx_af_tl4x_md_debug1_cn96xxp1 {
		u64 reserved_0_5                     : 6;
		u64 red_algo_override                : 2;
		u64 cir_dis                          : 1;
		u64 pir_dis                          : 1;
		u64 adjust                           : 9;
		u64 uid                              : 4;
		u64 drain                            : 1;
		u64 bubble                           : 1;
		u64 color                            : 2;
		u64 pse_pkt_id                       : 9;
		u64 reserved_36                      : 1;
		u64 tx_pkt_p2x                       : 2;
		u64 sqm_pkt_id                       : 13;
		u64 mdq_idx                          : 10;
		u64 reserved_62                      : 1;
		u64 vld                              : 1;
	} cn96xxp1;
	struct nixx_af_tl4x_md_debug1_cn96xxp3 {
		u64 reserved_0_5                     : 6;
		u64 red_algo_override                : 2;
		u64 cir_dis                          : 1;
		u64 pir_dis                          : 1;
		u64 adjust                           : 9;
		u64 reserved_19_22                   : 4;
		u64 flush                            : 1;
		u64 bubble                           : 1;
		u64 color                            : 2;
		u64 pse_pkt_id                       : 9;
		u64 reserved_36                      : 1;
		u64 tx_pkt_p2x                       : 2;
		u64 sqm_pkt_id                       : 13;
		u64 mdq_idx                          : 10;
		u64 reserved_62                      : 1;
		u64 vld                              : 1;
	} cn96xxp3;
	/* struct nixx_af_tl4x_md_debug1_cn96xxp1 cnf95xx; */
};

static inline u64 NIXX_AF_TL4X_MD_DEBUG1(u64 a)
	__attribute__ ((pure, always_inline));
static inline u64 NIXX_AF_TL4X_MD_DEBUG1(u64 a)
{
	return 0x12c8 + 0x10000 * a;
}

/**
 * Register (RVU_PF_BAR0) nix#_af_tl4#_md_debug2
 *
 * NIX AF Transmit Level 4 Meta Descriptor Debug 2 Registers Packet meta
 * descriptor 1 debug. See NIX_AF_TL1()_MD_DEBUG0.
 */
union nixx_af_tl4x_md_debug2 {
	u64 u;
	struct nixx_af_tl4x_md_debug2_s {
		u64 reserved_0_5                     : 6;
		u64 red_algo_override                : 2;
		u64 cir_dis                          : 1;
		u64 pir_dis                          : 1;
		u64 adjust                           : 9;
		u64 uid                              : 4;
		u64 reserved_23                      : 1;
		u64 bubble                           : 1;
		u64 color                            : 2;
		u64 pse_pkt_id                       : 9;
		u64 reserved_36                      : 1;
		u64 tx_pkt_p2x                       : 2;
		u64 sqm_pkt_id                       : 13;
		u64 mdq_idx                          : 10;
		u64 reserved_62                      : 1;
		u64 vld                              : 1;
	} s;
	struct nixx_af_tl4x_md_debug2_cn96xxp1 {
		u64 reserved_0_5                     : 6;
		u64 red_algo_override                : 2;
		u64 cir_dis                          : 1;
		u64 pir_dis                          : 1;
		u64 adjust                           : 9;
		u64 uid                              : 4;
		u64 drain                            : 1;
		u64 bubble                           : 1;
		u64 color                            : 2;
		u64 pse_pkt_id                       : 9;
		u64 reserved_36                      : 1;
		u64 tx_pkt_p2x                       : 2;
		u64 sqm_pkt_id                       : 13;
		u64 mdq_idx                          : 10;
		u64 reserved_62                      : 1;
		u64 vld                              : 1;
	} cn96xxp1;
	struct nixx_af_tl4x_md_debug2_cn96xxp3 {
		u64 reserved_0_5                     : 6;
		u64 red_algo_override                : 2;
		u64 cir_dis                          : 1;
		u64 pir_dis                          : 1;
		u64 adjust                           : 9;
		u64 reserved_19_22                   : 4;
		u64 flush                            : 1;
		u64 bubble                           : 1;
		u64 color                            : 2;
		u64 pse_pkt_id                       : 9;
		u64 reserved_36                      : 1;
		u64 tx_pkt_p2x                       : 2;
		u64 sqm_pkt_id                       : 13;
		u64 mdq_idx                          : 10;
		u64 reserved_62                      : 1;
		u64 vld                              : 1;
	} cn96xxp3;
	/* struct nixx_af_tl4x_md_debug2_cn96xxp1 cnf95xx; */
};

static inline u64 NIXX_AF_TL4X_MD_DEBUG2(u64 a)
	__attribute__ ((pure, always_inline));
static inline u64 NIXX_AF_TL4X_MD_DEBUG2(u64 a)
{
	return 0x12d0 + 0x10000 * a;
}

/**
 * Register (RVU_PF_BAR0) nix#_af_tl4#_md_debug3
 *
 * NIX AF Transmit Level 4 Meta Descriptor Debug 3 Registers Flush meta
 * descriptor debug. See NIX_AF_TL1()_MD_DEBUG0.
 */
union nixx_af_tl4x_md_debug3 {
	u64 u;
	struct nixx_af_tl4x_md_debug3_s {
		u64 reserved_0_36                    : 37;
		u64 tx_pkt_p2x                       : 2;
		u64 sqm_pkt_id                       : 13;
		u64 mdq_idx                          : 10;
		u64 reserved_62                      : 1;
		u64 vld                              : 1;
	} s;
	/* struct nixx_af_tl4x_md_debug3_s cn96xxp1; */
	struct nixx_af_tl4x_md_debug3_cn96xxp3 {
		u64 reserved_0_36                    : 37;
		u64 reserved_37_38                   : 2;
		u64 reserved_39_51                   : 13;
		u64 reserved_52_61                   : 10;
		u64 reserved_62                      : 1;
		u64 reserved_63                      : 1;
	} cn96xxp3;
	/* struct nixx_af_tl4x_md_debug3_s cnf95xx; */
};

static inline u64 NIXX_AF_TL4X_MD_DEBUG3(u64 a)
	__attribute__ ((pure, always_inline));
static inline u64 NIXX_AF_TL4X_MD_DEBUG3(u64 a)
{
	return 0x12d8 + 0x10000 * a;
}

/**
 * Register (RVU_PF_BAR0) nix#_af_tl4#_parent
 *
 * NIX AF Transmit Level 4 Parent Registers
 */
union nixx_af_tl4x_parent {
	u64 u;
	struct nixx_af_tl4x_parent_s {
		u64 reserved_0_15                    : 16;
		u64 parent                           : 8;
		u64 reserved_24_63                   : 40;
	} s;
	/* struct nixx_af_tl4x_parent_s cn; */
};

static inline u64 NIXX_AF_TL4X_PARENT(u64 a)
	__attribute__ ((pure, always_inline));
static inline u64 NIXX_AF_TL4X_PARENT(u64 a)
{
	return 0x1288 + 0x10000 * a;
}

/**
 * Register (RVU_PF_BAR0) nix#_af_tl4#_pir
 *
 * NIX AF Transmit Level 4 Peak Information Rate Registers This register
 * has the same bit fields as NIX_AF_TL1()_CIR.
 */
union nixx_af_tl4x_pir {
	u64 u;
	struct nixx_af_tl4x_pir_s {
		u64 enable                           : 1;
		u64 rate_mantissa                    : 8;
		u64 rate_exponent                    : 4;
		u64 rate_divider_exponent            : 4;
		u64 reserved_17_28                   : 12;
		u64 burst_mantissa                   : 8;
		u64 burst_exponent                   : 4;
		u64 reserved_41_63                   : 23;
	} s;
	/* struct nixx_af_tl4x_pir_s cn; */
};

static inline u64 NIXX_AF_TL4X_PIR(u64 a)
	__attribute__ ((pure, always_inline));
static inline u64 NIXX_AF_TL4X_PIR(u64 a)
{
	return 0x1230 + 0x10000 * a;
}

/**
 * Register (RVU_PF_BAR0) nix#_af_tl4#_pointers
 *
 * INTERNAL: NIX Transmit Level 4 Linked List Pointers Debug Register
 * This register has the same bit fields as NIX_AF_TL2()_POINTERS.
 */
union nixx_af_tl4x_pointers {
	u64 u;
	struct nixx_af_tl4x_pointers_s {
		u64 next                             : 9;
		u64 reserved_9_15                    : 7;
		u64 prev                             : 9;
		u64 reserved_25_63                   : 39;
	} s;
	/* struct nixx_af_tl4x_pointers_s cn; */
};

static inline u64 NIXX_AF_TL4X_POINTERS(u64 a)
	__attribute__ ((pure, always_inline));
static inline u64 NIXX_AF_TL4X_POINTERS(u64 a)
{
	return 0x1260 + 0x10000 * a;
}

/**
 * Register (RVU_PF_BAR0) nix#_af_tl4#_red
 *
 * INTERNAL: NIX Transmit Level 4 Red State Debug Register  This register
 * has the same bit fields as NIX_AF_TL3()_YELLOW.
 */
union nixx_af_tl4x_red {
	u64 u;
	struct nixx_af_tl4x_red_s {
		u64 tail                             : 9;
		u64 reserved_9                       : 1;
		u64 head                             : 9;
		u64 reserved_19_63                   : 45;
	} s;
	/* struct nixx_af_tl4x_red_s cn; */
};

static inline u64 NIXX_AF_TL4X_RED(u64 a)
	__attribute__ ((pure, always_inline));
static inline u64 NIXX_AF_TL4X_RED(u64 a)
{
	return 0x12b0 + 0x10000 * a;
}

/**
 * Register (RVU_PF_BAR0) nix#_af_tl4#_sched_state
 *
 * NIX AF Transmit Level 4 Scheduling Control State Registers This
 * register has the same bit fields as NIX_AF_TL2()_SCHED_STATE.
 */
union nixx_af_tl4x_sched_state {
	u64 u;
	struct nixx_af_tl4x_sched_state_s {
		u64 rr_count                         : 25;
		u64 reserved_25_63                   : 39;
	} s;
	/* struct nixx_af_tl4x_sched_state_s cn; */
};

static inline u64 NIXX_AF_TL4X_SCHED_STATE(u64 a)
	__attribute__ ((pure, always_inline));
static inline u64 NIXX_AF_TL4X_SCHED_STATE(u64 a)
{
	return 0x1240 + 0x10000 * a;
}

/**
 * Register (RVU_PF_BAR0) nix#_af_tl4#_schedule
 *
 * NIX AF Transmit Level 4 Scheduling Control Registers This register has
 * the same bit fields as NIX_AF_TL2()_SCHEDULE.
 */
union nixx_af_tl4x_schedule {
	u64 u;
	struct nixx_af_tl4x_schedule_s {
		u64 rr_quantum                       : 24;
		u64 prio                             : 4;
		u64 reserved_28_63                   : 36;
	} s;
	/* struct nixx_af_tl4x_schedule_s cn; */
};

static inline u64 NIXX_AF_TL4X_SCHEDULE(u64 a)
	__attribute__ ((pure, always_inline));
static inline u64 NIXX_AF_TL4X_SCHEDULE(u64 a)
{
	return 0x1200 + 0x10000 * a;
}

/**
 * Register (RVU_PF_BAR0) nix#_af_tl4#_sdp_link_cfg
 *
 * NIX AF Transmit Level 4 Link Configuration Registers These registers
 * specify which TL4 queues transmit to and are optionally backpressured
 * by SDP.
 */
union nixx_af_tl4x_sdp_link_cfg {
	u64 u;
	struct nixx_af_tl4x_sdp_link_cfg_s {
		u64 relchan                          : 8;
		u64 reserved_8_11                    : 4;
		u64 ena                              : 1;
		u64 bp_ena                           : 1;
		u64 reserved_14_63                   : 50;
	} s;
	/* struct nixx_af_tl4x_sdp_link_cfg_s cn; */
};

static inline u64 NIXX_AF_TL4X_SDP_LINK_CFG(u64 a)
	__attribute__ ((pure, always_inline));
static inline u64 NIXX_AF_TL4X_SDP_LINK_CFG(u64 a)
{
	return 0xb10 + 0x10000 * a;
}

/**
 * Register (RVU_PF_BAR0) nix#_af_tl4#_shape
 *
 * NIX AF Transmit Level 4 Shaping Control Registers This register has
 * the same bit fields as NIX_AF_TL2()_SHAPE.
 */
union nixx_af_tl4x_shape {
	u64 u;
	struct nixx_af_tl4x_shape_s {
		u64 adjust                           : 9;
		u64 red_algo                         : 2;
		u64 red_disable                      : 1;
		u64 yellow_disable                   : 1;
		u64 reserved_13_23                   : 11;
		u64 length_disable                   : 1;
		u64 schedule_list                    : 2;
		u64 reserved_27_63                   : 37;
	} s;
	/* struct nixx_af_tl4x_shape_s cn; */
};

static inline u64 NIXX_AF_TL4X_SHAPE(u64 a)
	__attribute__ ((pure, always_inline));
static inline u64 NIXX_AF_TL4X_SHAPE(u64 a)
{
	return 0x1210 + 0x10000 * a;
}

/**
 * Register (RVU_PF_BAR0) nix#_af_tl4#_shape_state
 *
 * NIX AF Transmit Level 4 Shaping State Registers This register has the
 * same bit fields as NIX_AF_TL2()_SHAPE_STATE. This register must not be
 * written during normal operation.
 */
union nixx_af_tl4x_shape_state {
	u64 u;
	struct nixx_af_tl4x_shape_state_s {
		u64 cir_accum                        : 26;
		u64 pir_accum                        : 26;
		u64 color                            : 2;
		u64 reserved_54_63                   : 10;
	} s;
	/* struct nixx_af_tl4x_shape_state_s cn; */
};

static inline u64 NIXX_AF_TL4X_SHAPE_STATE(u64 a)
	__attribute__ ((pure, always_inline));
static inline u64 NIXX_AF_TL4X_SHAPE_STATE(u64 a)
{
	return 0x1250 + 0x10000 * a;
}

/**
 * Register (RVU_PF_BAR0) nix#_af_tl4#_sw_xoff
 *
 * NIX AF Transmit Level 4 Software Controlled XOFF Registers This
 * register has the same bit fields as NIX_AF_TL1()_SW_XOFF
 */
union nixx_af_tl4x_sw_xoff {
	u64 u;
	struct nixx_af_tl4x_sw_xoff_s {
		u64 xoff                             : 1;
		u64 drain                            : 1;
		u64 reserved_2                       : 1;
		u64 drain_irq                        : 1;
		u64 reserved_4_63                    : 60;
	} s;
	/* struct nixx_af_tl4x_sw_xoff_s cn; */
};

static inline u64 NIXX_AF_TL4X_SW_XOFF(u64 a)
	__attribute__ ((pure, always_inline));
static inline u64 NIXX_AF_TL4X_SW_XOFF(u64 a)
{
	return 0x1270 + 0x10000 * a;
}

/**
 * Register (RVU_PF_BAR0) nix#_af_tl4#_topology
 *
 * NIX AF Transmit Level 4 Topology Registers
 */
union nixx_af_tl4x_topology {
	u64 u;
	struct nixx_af_tl4x_topology_s {
		u64 reserved_0                       : 1;
		u64 rr_prio                          : 4;
		u64 reserved_5_31                    : 27;
		u64 prio_anchor                      : 9;
		u64 reserved_41_63                   : 23;
	} s;
	/* struct nixx_af_tl4x_topology_s cn; */
};

static inline u64 NIXX_AF_TL4X_TOPOLOGY(u64 a)
	__attribute__ ((pure, always_inline));
static inline u64 NIXX_AF_TL4X_TOPOLOGY(u64 a)
{
	return 0x1280 + 0x10000 * a;
}

/**
 * Register (RVU_PF_BAR0) nix#_af_tl4#_yellow
 *
 * INTERNAL: NIX Transmit Level 4 Yellow State Debug Register  This
 * register has the same bit fields as NIX_AF_TL3()_YELLOW
 */
union nixx_af_tl4x_yellow {
	u64 u;
	struct nixx_af_tl4x_yellow_s {
		u64 tail                             : 9;
		u64 reserved_9                       : 1;
		u64 head                             : 9;
		u64 reserved_19_63                   : 45;
	} s;
	/* struct nixx_af_tl4x_yellow_s cn; */
};

static inline u64 NIXX_AF_TL4X_YELLOW(u64 a)
	__attribute__ ((pure, always_inline));
static inline u64 NIXX_AF_TL4X_YELLOW(u64 a)
{
	return 0x12a0 + 0x10000 * a;
}

/**
 * Register (RVU_PF_BAR0) nix#_af_tl4_const
 *
 * NIX AF Transmit Level 4 Constants Register This register contains
 * constants for software discovery.
 */
union nixx_af_tl4_const {
	u64 u;
	struct nixx_af_tl4_const_s {
		u64 count                            : 16;
		u64 reserved_16_63                   : 48;
	} s;
	/* struct nixx_af_tl4_const_s cn; */
};

static inline u64 NIXX_AF_TL4_CONST(void)
	__attribute__ ((pure, always_inline));
static inline u64 NIXX_AF_TL4_CONST(void)
{
	return 0x88;
}

/**
 * Register (RVU_PF_BAR0) nix#_af_tx_link#_expr_credit
 *
 * INTERNAL: NIX AF Transmit Link Express Credit Registers  Internal:
 * 802.3br frame preemption/express path is defeatured. Old definition:
 * These registers track credits per link for express packets that may
 * potentially preempt normal packets. Link index enumerated by
 * NIX_LINK_E.
 */
union nixx_af_tx_linkx_expr_credit {
	u64 u;
	struct nixx_af_tx_linkx_expr_credit_s {
		u64 reserved_0                       : 1;
		u64 cc_enable                        : 1;
		u64 cc_packet_cnt                    : 10;
		u64 cc_unit_cnt                      : 20;
		u64 reserved_32_63                   : 32;
	} s;
	/* struct nixx_af_tx_linkx_expr_credit_s cn; */
};

static inline u64 NIXX_AF_TX_LINKX_EXPR_CREDIT(u64 a)
	__attribute__ ((pure, always_inline));
static inline u64 NIXX_AF_TX_LINKX_EXPR_CREDIT(u64 a)
{
	return 0xa10 + 0x10000 * a;
}

/**
 * Register (RVU_PF_BAR0) nix#_af_tx_link#_hw_xoff
 *
 * NIX AF Transmit Link Hardware Controlled XOFF Registers Link index
 * enumerated by NIX_LINK_E.
 */
union nixx_af_tx_linkx_hw_xoff {
	u64 u;
	struct nixx_af_tx_linkx_hw_xoff_s {
		u64 chan_xoff                        : 64;
	} s;
	/* struct nixx_af_tx_linkx_hw_xoff_s cn; */
};

static inline u64 NIXX_AF_TX_LINKX_HW_XOFF(u64 a)
	__attribute__ ((pure, always_inline));
static inline u64 NIXX_AF_TX_LINKX_HW_XOFF(u64 a)
{
	return 0xa30 + 0x10000 * a;
}

/**
 * Register (RVU_PF_BAR0) nix#_af_tx_link#_norm_credit
 *
 * NIX AF Transmit Link Normal Credit Registers These registers track
 * credits per link for normal packets sent to CGX and LBK. Link index
 * enumerated by NIX_LINK_E.
 */
union nixx_af_tx_linkx_norm_credit {
	u64 u;
	struct nixx_af_tx_linkx_norm_credit_s {
		u64 reserved_0                       : 1;
		u64 cc_enable                        : 1;
		u64 cc_packet_cnt                    : 10;
		u64 cc_unit_cnt                      : 20;
		u64 reserved_32_63                   : 32;
	} s;
	/* struct nixx_af_tx_linkx_norm_credit_s cn; */
};

static inline u64 NIXX_AF_TX_LINKX_NORM_CREDIT(u64 a)
	__attribute__ ((pure, always_inline));
static inline u64 NIXX_AF_TX_LINKX_NORM_CREDIT(u64 a)
{
	return 0xa00 + 0x10000 * a;
}

/**
 * Register (RVU_PF_BAR0) nix#_af_tx_link#_sw_xoff
 *
 * INTERNAL: NIX AF Transmit Link Software Controlled XOFF Registers
 * Link index enumerated by NIX_LINK_E. Internal: Defeatured registers.
 * Software should instead use NIX_AF_TL3()_SW_XOFF registers when
 * NIX_AF_PSE_CHANNEL_LEVEL[BP_LEVEL] is set and NIX_AF_TL2()_SW_XOFF
 * registers when NIX_AF_PSE_CHANNEL_LEVEL[BP_LEVEL] is clear.
 */
union nixx_af_tx_linkx_sw_xoff {
	u64 u;
	struct nixx_af_tx_linkx_sw_xoff_s {
		u64 chan_xoff                        : 64;
	} s;
	/* struct nixx_af_tx_linkx_sw_xoff_s cn; */
};

static inline u64 NIXX_AF_TX_LINKX_SW_XOFF(u64 a)
	__attribute__ ((pure, always_inline));
static inline u64 NIXX_AF_TX_LINKX_SW_XOFF(u64 a)
{
	return 0xa20 + 0x10000 * a;
}

/**
 * Register (RVU_PF_BAR0) nix#_af_tx_mcast#
 *
 * NIX AF Transmit Multicast Registers These registers access transmit
 * multicast table entries used to specify multicast replication lists.
 * Each list consists of linked entries with [EOL] = 1 in the last entry.
 * A transmit packet is multicast when the action returned by NPC has
 * NIX_TX_ACTION_S[OP] = NIX_TX_ACTIONOP_E::MCAST. NIX_TX_ACTION_S[INDEX]
 * points to the start of the multicast replication list, and [EOL] = 1
 * indicates the end of list.
 */
union nixx_af_tx_mcastx {
	u64 u;
	struct nixx_af_tx_mcastx_s {
		u64 channel                          : 12;
		u64 eol                              : 1;
		u64 reserved_13_15                   : 3;
		u64 next                             : 16;
		u64 reserved_32_63                   : 32;
	} s;
	/* struct nixx_af_tx_mcastx_s cn; */
};

static inline u64 NIXX_AF_TX_MCASTX(u64 a)
	__attribute__ ((pure, always_inline));
static inline u64 NIXX_AF_TX_MCASTX(u64 a)
{
	return 0x1900 + 0x8000 * a;
}

/**
 * Register (RVU_PF_BAR0) nix#_af_tx_npc_capture_config
 *
 * NIX AF Transmit NPC Response Capture Configuration Register Configures
 * the NPC response capture logic for transmit packets. When enabled,
 * allows NPC responses for selected packets to be captured in
 * NIX_AF_TX_NPC_CAPTURE_INFO and NIX_AF_TX_NPC_CAPTURE_RESP().
 */
union nixx_af_tx_npc_capture_config {
	u64 u;
	struct nixx_af_tx_npc_capture_config_s {
		u64 en                               : 1;
		u64 continuous                       : 1;
		u64 lso_segnum_en                    : 1;
		u64 sqe_id_en                        : 1;
		u64 sq_id_en                         : 1;
		u64 lf_id_en                         : 1;
		u64 reserved_6_11                    : 6;
		u64 lso_segnum                       : 8;
		u64 sqe_id                           : 16;
		u64 sq_id                            : 20;
		u64 lf_id                            : 8;
	} s;
	/* struct nixx_af_tx_npc_capture_config_s cn; */
};

static inline u64 NIXX_AF_TX_NPC_CAPTURE_CONFIG(void)
	__attribute__ ((pure, always_inline));
static inline u64 NIXX_AF_TX_NPC_CAPTURE_CONFIG(void)
{
	return 0x660;
}

/**
 * Register (RVU_PF_BAR0) nix#_af_tx_npc_capture_info
 *
 * NIX AF Transmit NPC Response Capture Information Register This
 * register contains captured NPC response information for a transmit
 * packet. See NIX_AF_TX_NPC_CAPTURE_CONFIG.
 */
union nixx_af_tx_npc_capture_info {
	u64 u;
	struct nixx_af_tx_npc_capture_info_s {
		u64 vld                              : 1;
		u64 reserved_1_11                    : 11;
		u64 lso_segnum                       : 8;
		u64 sqe_id                           : 16;
		u64 sq_id                            : 20;
		u64 lf_id                            : 8;
	} s;
	/* struct nixx_af_tx_npc_capture_info_s cn; */
};

static inline u64 NIXX_AF_TX_NPC_CAPTURE_INFO(void)
	__attribute__ ((pure, always_inline));
static inline u64 NIXX_AF_TX_NPC_CAPTURE_INFO(void)
{
	return 0x668;
}

/**
 * Register (RVU_PF_BAR0) nix#_af_tx_npc_capture_resp#
 *
 * NIX AF Transmit NPC Capture Response Registers These registers contain
 * the captured NPC response for a transmit packet when
 * NIX_AF_TX_NPC_CAPTURE_INFO[VLD] is set. See also
 * NIX_AF_TX_NPC_CAPTURE_CONFIG.
 */
union nixx_af_tx_npc_capture_respx {
	u64 u;
	struct nixx_af_tx_npc_capture_respx_s {
		u64 data                             : 64;
	} s;
	/* struct nixx_af_tx_npc_capture_respx_s cn; */
};

static inline u64 NIXX_AF_TX_NPC_CAPTURE_RESPX(u64 a)
	__attribute__ ((pure, always_inline));
static inline u64 NIXX_AF_TX_NPC_CAPTURE_RESPX(u64 a)
{
	return 0x680 + 8 * a;
}

/**
 * Register (RVU_PF_BAR0) nix#_af_tx_tstmp_cfg
 *
 * NIX AF Transmit Timestamp Configuration Register
 */
union nixx_af_tx_tstmp_cfg {
	u64 u;
	struct nixx_af_tx_tstmp_cfg_s {
		u64 tstmp_wd_period                  : 4;
		u64 reserved_4_7                     : 4;
		u64 express                          : 16;
		u64 reserved_24_63                   : 40;
	} s;
	/* struct nixx_af_tx_tstmp_cfg_s cn; */
};

static inline u64 NIXX_AF_TX_TSTMP_CFG(void)
	__attribute__ ((pure, always_inline));
static inline u64 NIXX_AF_TX_TSTMP_CFG(void)
{
	return 0xc0;
}

/**
 * Register (RVU_PF_BAR0) nix#_af_tx_vtag_def#_ctl
 *
 * NIX AF Transmit Vtag Definition Control Registers The transmit Vtag
 * definition table specifies Vtag layers (e.g. VLAN, E-TAG) to
 * optionally insert or replace in the TX packet header. Indexed by
 * NIX_TX_VTAG_ACTION_S[VTAG*_DEF].
 */
union nixx_af_tx_vtag_defx_ctl {
	u64 u;
	struct nixx_af_tx_vtag_defx_ctl_s {
		u64 size                             : 1;
		u64 reserved_1_63                    : 63;
	} s;
	/* struct nixx_af_tx_vtag_defx_ctl_s cn; */
};

static inline u64 NIXX_AF_TX_VTAG_DEFX_CTL(u64 a)
	__attribute__ ((pure, always_inline));
static inline u64 NIXX_AF_TX_VTAG_DEFX_CTL(u64 a)
{
	return 0x1a00 + 0x10000 * a;
}

/**
 * Register (RVU_PF_BAR0) nix#_af_tx_vtag_def#_data
 *
 * NIX AF Transmit Vtag Definition Data Registers See
 * NIX_AF_TX_VTAG_DEF()_CTL.
 */
union nixx_af_tx_vtag_defx_data {
	u64 u;
	struct nixx_af_tx_vtag_defx_data_s {
		u64 data                             : 64;
	} s;
	/* struct nixx_af_tx_vtag_defx_data_s cn; */
};

static inline u64 NIXX_AF_TX_VTAG_DEFX_DATA(u64 a)
	__attribute__ ((pure, always_inline));
static inline u64 NIXX_AF_TX_VTAG_DEFX_DATA(u64 a)
{
	return 0x1a10 + 0x10000 * a;
}

/**
 * Register (RVU_PFVF_BAR2) nix#_lf_cfg
 *
 * NIX LF Configuration Register
 */
union nixx_lf_cfg {
	u64 u;
	struct nixx_lf_cfg_s {
		u64 tcp_timer_int_ena                : 1;
		u64 reserved_1_63                    : 63;
	} s;
	/* struct nixx_lf_cfg_s cn; */
};

static inline u64 NIXX_LF_CFG(void)
	__attribute__ ((pure, always_inline));
static inline u64 NIXX_LF_CFG(void)
{
	return 0x100;
}

/**
 * Register (RVU_PFVF_BAR2) nix#_lf_cint#_cnt
 *
 * NIX LF Completion Interrupt Count Registers
 */
union nixx_lf_cintx_cnt {
	u64 u;
	struct nixx_lf_cintx_cnt_s {
		u64 ecount                           : 32;
		u64 qcount                           : 16;
		u64 reserved_48_63                   : 16;
	} s;
	/* struct nixx_lf_cintx_cnt_s cn; */
};

static inline u64 NIXX_LF_CINTX_CNT(u64 a)
	__attribute__ ((pure, always_inline));
static inline u64 NIXX_LF_CINTX_CNT(u64 a)
{
	return 0xd00 + 0x1000 * a;
}

/**
 * Register (RVU_PFVF_BAR2) nix#_lf_cint#_ena_w1c
 *
 * NIX LF Completion Interrupt Enable Clear Registers This register
 * clears interrupt enable bits.
 */
union nixx_lf_cintx_ena_w1c {
	u64 u;
	struct nixx_lf_cintx_ena_w1c_s {
		u64 intr                             : 1;
		u64 reserved_1_63                    : 63;
	} s;
	/* struct nixx_lf_cintx_ena_w1c_s cn; */
};

static inline u64 NIXX_LF_CINTX_ENA_W1C(u64 a)
	__attribute__ ((pure, always_inline));
static inline u64 NIXX_LF_CINTX_ENA_W1C(u64 a)
{
	return 0xd50 + 0x1000 * a;
}

/**
 * Register (RVU_PFVF_BAR2) nix#_lf_cint#_ena_w1s
 *
 * NIX LF Completion Interrupt Enable Set Registers This register sets
 * interrupt enable bits.
 */
union nixx_lf_cintx_ena_w1s {
	u64 u;
	struct nixx_lf_cintx_ena_w1s_s {
		u64 intr                             : 1;
		u64 reserved_1_63                    : 63;
	} s;
	/* struct nixx_lf_cintx_ena_w1s_s cn; */
};

static inline u64 NIXX_LF_CINTX_ENA_W1S(u64 a)
	__attribute__ ((pure, always_inline));
static inline u64 NIXX_LF_CINTX_ENA_W1S(u64 a)
{
	return 0xd40 + 0x1000 * a;
}

/**
 * Register (RVU_PFVF_BAR2) nix#_lf_cint#_int
 *
 * NIX LF Completion Interrupt Registers
 */
union nixx_lf_cintx_int {
	u64 u;
	struct nixx_lf_cintx_int_s {
		u64 intr                             : 1;
		u64 reserved_1_63                    : 63;
	} s;
	/* struct nixx_lf_cintx_int_s cn; */
};

static inline u64 NIXX_LF_CINTX_INT(u64 a)
	__attribute__ ((pure, always_inline));
static inline u64 NIXX_LF_CINTX_INT(u64 a)
{
	return 0xd20 + 0x1000 * a;
}

/**
 * Register (RVU_PFVF_BAR2) nix#_lf_cint#_int_w1s
 *
 * NIX LF Completion Interrupt Set Registers This register sets interrupt
 * bits.
 */
union nixx_lf_cintx_int_w1s {
	u64 u;
	struct nixx_lf_cintx_int_w1s_s {
		u64 intr                             : 1;
		u64 reserved_1_63                    : 63;
	} s;
	/* struct nixx_lf_cintx_int_w1s_s cn; */
};

static inline u64 NIXX_LF_CINTX_INT_W1S(u64 a)
	__attribute__ ((pure, always_inline));
static inline u64 NIXX_LF_CINTX_INT_W1S(u64 a)
{
	return 0xd30 + 0x1000 * a;
}

/**
 * Register (RVU_PFVF_BAR2) nix#_lf_cint#_wait
 *
 * NIX LF Completion Interrupt Count Registers
 */
union nixx_lf_cintx_wait {
	u64 u;
	struct nixx_lf_cintx_wait_s {
		u64 ecount_wait                      : 32;
		u64 qcount_wait                      : 16;
		u64 time_wait                        : 8;
		u64 reserved_56_63                   : 8;
	} s;
	/* struct nixx_lf_cintx_wait_s cn; */
};

static inline u64 NIXX_LF_CINTX_WAIT(u64 a)
	__attribute__ ((pure, always_inline));
static inline u64 NIXX_LF_CINTX_WAIT(u64 a)
{
	return 0xd10 + 0x1000 * a;
}

/**
 * Register (RVU_PFVF_BAR2) nix#_lf_cq_op_door
 *
 * NIX LF CQ Doorbell Operation Register A write to this register
 * dequeues CQEs from a CQ ring within the LF. A read is RAZ.  RSL
 * accesses to this register are RAZ/WI.
 */
union nixx_lf_cq_op_door {
	u64 u;
	struct nixx_lf_cq_op_door_s {
		u64 count                            : 16;
		u64 reserved_16_31                   : 16;
		u64 cq                               : 20;
		u64 reserved_52_63                   : 12;
	} s;
	/* struct nixx_lf_cq_op_door_s cn; */
};

static inline u64 NIXX_LF_CQ_OP_DOOR(void)
	__attribute__ ((pure, always_inline));
static inline u64 NIXX_LF_CQ_OP_DOOR(void)
{
	return 0xb30;
}

/**
 * Register (RVU_PFVF_BAR2) nix#_lf_cq_op_int
 *
 * NIX LF Completion Queue Interrupt Operation Register A 64-bit atomic
 * load-and-add to this register reads CQ interrupts and interrupt
 * enables. A write optionally sets or clears interrupts and interrupt
 * enables. A read is RAZ.  RSL accesses to this register are RAZ/WI.
 */
union nixx_lf_cq_op_int {
	u64 u;
	struct nixx_lf_cq_op_int_s {
		u64 cq_err_int                       : 8;
		u64 cq_err_int_ena                   : 8;
		u64 reserved_16_41                   : 26;
		u64 op_err                           : 1;
		u64 setop                            : 1;
		u64 cq                               : 20;
	} s;
	/* struct nixx_lf_cq_op_int_s cn; */
};

static inline u64 NIXX_LF_CQ_OP_INT(void)
	__attribute__ ((pure, always_inline));
static inline u64 NIXX_LF_CQ_OP_INT(void)
{
	return 0xb00;
}

/**
 * Register (RVU_PFVF_BAR2) nix#_lf_cq_op_status
 *
 * NIX LF Completion Queue Status Operation Register A 64-bit atomic
 * load-and-add to this register reads NIX_CQ_CTX_S[HEAD,TAIL]. The
 * atomic write data has format NIX_OP_Q_WDATA_S and selects the CQ
 * within LF.  All other accesses to this register (e.g. reads and
 * writes) are RAZ/WI.  RSL accesses to this register are RAZ/WI.
 */
union nixx_lf_cq_op_status {
	u64 u;
	struct nixx_lf_cq_op_status_s {
		u64 tail                             : 20;
		u64 head                             : 20;
		u64 reserved_40_45                   : 6;
		u64 cq_err                           : 1;
		u64 reserved_47_62                   : 16;
		u64 op_err                           : 1;
	} s;
	/* struct nixx_lf_cq_op_status_s cn; */
};

static inline u64 NIXX_LF_CQ_OP_STATUS(void)
	__attribute__ ((pure, always_inline));
static inline u64 NIXX_LF_CQ_OP_STATUS(void)
{
	return 0xb40;
}

/**
 * Register (RVU_PFVF_BAR2) nix#_lf_err_int
 *
 * NIX LF Error Interrupt Register
 */
union nixx_lf_err_int {
	u64 u;
	struct nixx_lf_err_int_s {
		u64 sqb_fault                        : 1;
		u64 sq_ctx_fault                     : 1;
		u64 rq_ctx_fault                     : 1;
		u64 cq_ctx_fault                     : 1;
		u64 reserved_4                       : 1;
		u64 rsse_fault                       : 1;
		u64 ipsec_dyno_fault                 : 1;
		u64 sq_disabled                      : 1;
		u64 sq_oor                           : 1;
		u64 send_jump_fault                  : 1;
		u64 send_sg_fault                    : 1;
		u64 rq_disabled                      : 1;
		u64 rq_oor                           : 1;
		u64 rx_wqe_fault                     : 1;
		u64 rss_err                          : 1;
		u64 reserved_15_19                   : 5;
		u64 dyno_err                         : 1;
		u64 reserved_21_23                   : 3;
		u64 cq_disabled                      : 1;
		u64 cq_oor                           : 1;
		u64 reserved_26_27                   : 2;
		u64 qint_fault                       : 1;
		u64 cint_fault                       : 1;
		u64 reserved_30_63                   : 34;
	} s;
	/* struct nixx_lf_err_int_s cn; */
};

static inline u64 NIXX_LF_ERR_INT(void)
	__attribute__ ((pure, always_inline));
static inline u64 NIXX_LF_ERR_INT(void)
{
	return 0x220;
}

/**
 * Register (RVU_PFVF_BAR2) nix#_lf_err_int_ena_w1c
 *
 * NIX LF Error Interrupt Enable Clear Register This register clears
 * interrupt enable bits.
 */
union nixx_lf_err_int_ena_w1c {
	u64 u;
	struct nixx_lf_err_int_ena_w1c_s {
		u64 sqb_fault                        : 1;
		u64 sq_ctx_fault                     : 1;
		u64 rq_ctx_fault                     : 1;
		u64 cq_ctx_fault                     : 1;
		u64 reserved_4                       : 1;
		u64 rsse_fault                       : 1;
		u64 ipsec_dyno_fault                 : 1;
		u64 sq_disabled                      : 1;
		u64 sq_oor                           : 1;
		u64 send_jump_fault                  : 1;
		u64 send_sg_fault                    : 1;
		u64 rq_disabled                      : 1;
		u64 rq_oor                           : 1;
		u64 rx_wqe_fault                     : 1;
		u64 rss_err                          : 1;
		u64 reserved_15_19                   : 5;
		u64 dyno_err                         : 1;
		u64 reserved_21_23                   : 3;
		u64 cq_disabled                      : 1;
		u64 cq_oor                           : 1;
		u64 reserved_26_27                   : 2;
		u64 qint_fault                       : 1;
		u64 cint_fault                       : 1;
		u64 reserved_30_63                   : 34;
	} s;
	/* struct nixx_lf_err_int_ena_w1c_s cn; */
};

static inline u64 NIXX_LF_ERR_INT_ENA_W1C(void)
	__attribute__ ((pure, always_inline));
static inline u64 NIXX_LF_ERR_INT_ENA_W1C(void)
{
	return 0x230;
}

/**
 * Register (RVU_PFVF_BAR2) nix#_lf_err_int_ena_w1s
 *
 * NIX LF Error Interrupt Enable Set Register This register sets
 * interrupt enable bits.
 */
union nixx_lf_err_int_ena_w1s {
	u64 u;
	struct nixx_lf_err_int_ena_w1s_s {
		u64 sqb_fault                        : 1;
		u64 sq_ctx_fault                     : 1;
		u64 rq_ctx_fault                     : 1;
		u64 cq_ctx_fault                     : 1;
		u64 reserved_4                       : 1;
		u64 rsse_fault                       : 1;
		u64 ipsec_dyno_fault                 : 1;
		u64 sq_disabled                      : 1;
		u64 sq_oor                           : 1;
		u64 send_jump_fault                  : 1;
		u64 send_sg_fault                    : 1;
		u64 rq_disabled                      : 1;
		u64 rq_oor                           : 1;
		u64 rx_wqe_fault                     : 1;
		u64 rss_err                          : 1;
		u64 reserved_15_19                   : 5;
		u64 dyno_err                         : 1;
		u64 reserved_21_23                   : 3;
		u64 cq_disabled                      : 1;
		u64 cq_oor                           : 1;
		u64 reserved_26_27                   : 2;
		u64 qint_fault                       : 1;
		u64 cint_fault                       : 1;
		u64 reserved_30_63                   : 34;
	} s;
	/* struct nixx_lf_err_int_ena_w1s_s cn; */
};

static inline u64 NIXX_LF_ERR_INT_ENA_W1S(void)
	__attribute__ ((pure, always_inline));
static inline u64 NIXX_LF_ERR_INT_ENA_W1S(void)
{
	return 0x238;
}

/**
 * Register (RVU_PFVF_BAR2) nix#_lf_err_int_w1s
 *
 * NIX LF Error Interrupt Set Register This register sets interrupt bits.
 */
union nixx_lf_err_int_w1s {
	u64 u;
	struct nixx_lf_err_int_w1s_s {
		u64 sqb_fault                        : 1;
		u64 sq_ctx_fault                     : 1;
		u64 rq_ctx_fault                     : 1;
		u64 cq_ctx_fault                     : 1;
		u64 reserved_4                       : 1;
		u64 rsse_fault                       : 1;
		u64 ipsec_dyno_fault                 : 1;
		u64 sq_disabled                      : 1;
		u64 sq_oor                           : 1;
		u64 send_jump_fault                  : 1;
		u64 send_sg_fault                    : 1;
		u64 rq_disabled                      : 1;
		u64 rq_oor                           : 1;
		u64 rx_wqe_fault                     : 1;
		u64 rss_err                          : 1;
		u64 reserved_15_19                   : 5;
		u64 dyno_err                         : 1;
		u64 reserved_21_23                   : 3;
		u64 cq_disabled                      : 1;
		u64 cq_oor                           : 1;
		u64 reserved_26_27                   : 2;
		u64 qint_fault                       : 1;
		u64 cint_fault                       : 1;
		u64 reserved_30_63                   : 34;
	} s;
	/* struct nixx_lf_err_int_w1s_s cn; */
};

static inline u64 NIXX_LF_ERR_INT_W1S(void)
	__attribute__ ((pure, always_inline));
static inline u64 NIXX_LF_ERR_INT_W1S(void)
{
	return 0x228;
}

/**
 * Register (RVU_PFVF_BAR2) nix#_lf_gint
 *
 * NIX LF General Interrupt Register
 */
union nixx_lf_gint {
	u64 u;
	struct nixx_lf_gint_s {
		u64 drop                             : 1;
		u64 tcp_timer                        : 1;
		u64 reserved_2_63                    : 62;
	} s;
	/* struct nixx_lf_gint_s cn; */
};

static inline u64 NIXX_LF_GINT(void)
	__attribute__ ((pure, always_inline));
static inline u64 NIXX_LF_GINT(void)
{
	return 0x200;
}

/**
 * Register (RVU_PFVF_BAR2) nix#_lf_gint_ena_w1c
 *
 * NIX LF General Interrupt Enable Clear Register This register clears
 * interrupt enable bits.
 */
union nixx_lf_gint_ena_w1c {
	u64 u;
	struct nixx_lf_gint_ena_w1c_s {
		u64 drop                             : 1;
		u64 tcp_timer                        : 1;
		u64 reserved_2_63                    : 62;
	} s;
	/* struct nixx_lf_gint_ena_w1c_s cn; */
};

static inline u64 NIXX_LF_GINT_ENA_W1C(void)
	__attribute__ ((pure, always_inline));
static inline u64 NIXX_LF_GINT_ENA_W1C(void)
{
	return 0x210;
}

/**
 * Register (RVU_PFVF_BAR2) nix#_lf_gint_ena_w1s
 *
 * NIX LF General Interrupt Enable Set Register This register sets
 * interrupt enable bits.
 */
union nixx_lf_gint_ena_w1s {
	u64 u;
	struct nixx_lf_gint_ena_w1s_s {
		u64 drop                             : 1;
		u64 tcp_timer                        : 1;
		u64 reserved_2_63                    : 62;
	} s;
	/* struct nixx_lf_gint_ena_w1s_s cn; */
};

static inline u64 NIXX_LF_GINT_ENA_W1S(void)
	__attribute__ ((pure, always_inline));
static inline u64 NIXX_LF_GINT_ENA_W1S(void)
{
	return 0x218;
}

/**
 * Register (RVU_PFVF_BAR2) nix#_lf_gint_w1s
 *
 * NIX LF General Interrupt Set Register This register sets interrupt
 * bits.
 */
union nixx_lf_gint_w1s {
	u64 u;
	struct nixx_lf_gint_w1s_s {
		u64 drop                             : 1;
		u64 tcp_timer                        : 1;
		u64 reserved_2_63                    : 62;
	} s;
	/* struct nixx_lf_gint_w1s_s cn; */
};

static inline u64 NIXX_LF_GINT_W1S(void)
	__attribute__ ((pure, always_inline));
static inline u64 NIXX_LF_GINT_W1S(void)
{
	return 0x208;
}

/**
 * Register (RVU_PFVF_BAR2) nix#_lf_mnq_err_dbg
 *
 * NIX LF Meta-descriptor Enqueue Error Debug Register This register
 * captures debug info for an error detected during send meta-descriptor
 * enqueue from an SQ to an SMQ. Hardware sets [VALID] when the debug
 * info is captured, and subsequent errors are not captured until
 * software clears [VALID] by writing a one to it.
 */
union nixx_lf_mnq_err_dbg {
	u64 u;
	struct nixx_lf_mnq_err_dbg_s {
		u64 errcode                          : 8;
		u64 sq                               : 20;
		u64 sqe_id                           : 16;
		u64 valid                            : 1;
		u64 reserved_45_63                   : 19;
	} s;
	/* struct nixx_lf_mnq_err_dbg_s cn; */
};

static inline u64 NIXX_LF_MNQ_ERR_DBG(void)
	__attribute__ ((pure, always_inline));
static inline u64 NIXX_LF_MNQ_ERR_DBG(void)
{
	return 0x270;
}

/**
 * Register (RVU_PFVF_BAR2) nix#_lf_op_ipsec_dyno_cnt
 *
 * INTERNAL: NIX LF IPSEC Dynamic Ordering Counter Operation Register
 * Internal: Not used; no IPSEC fast-path. All accesses are RAZ/WI.
 */
union nixx_lf_op_ipsec_dyno_cnt {
	u64 u;
	struct nixx_lf_op_ipsec_dyno_cnt_s {
		u64 count                            : 32;
		u64 reserved_32_46                   : 15;
		u64 storeop                          : 1;
		u64 dyno_sel                         : 15;
		u64 op_err                           : 1;
	} s;
	/* struct nixx_lf_op_ipsec_dyno_cnt_s cn; */
};

static inline u64 NIXX_LF_OP_IPSEC_DYNO_CNT(void)
	__attribute__ ((pure, always_inline));
static inline u64 NIXX_LF_OP_IPSEC_DYNO_CNT(void)
{
	return 0x980;
}

/**
 * Register (RVU_PFVF_BAR2) nix#_lf_op_send#
 *
 * NIX LF Send Operation Registers An LMTST (or large store from CPT) to
 * this address enqueues one or more SQEs to a send queue.
 * NIX_SEND_HDR_S[SQ] in the first SQE selects the send queue.The maximum
 * size of each SQE is specified by NIX_SQ_CTX_S[MAX_SQE_SIZE].  A read
 * to this address is RAZ.  An RSL access to this address will fault.
 * The endianness of the instruction write data is controlled by
 * NIX_AF_LF()_CFG[BE].  When a NIX_SEND_JUMP_S is not present in the
 * SQE, the SQE consists of the entire send descriptor.  When a
 * NIX_SEND_JUMP_S is present in the SQE, the SQE must contain exactly
 * the portion of the send descriptor up to and including the
 * NIX_SEND_JUMP_S, and the remainder of the send descriptor must be at
 * LF IOVA NIX_SEND_JUMP_S[ADDR] in LLC/DRAM.  Software must ensure that
 * all LLC/DRAM locations that will be referenced by NIX while processing
 * this descriptor, including all packet data and post-jump
 * subdescriptors contain the latest updates before issuing the LMTST. A
 * DMB instruction may be required prior to the LMTST to ensure this. A
 * DMB following the LMTST may be useful if SQ descriptor ordering
 * matters and more than one CPU core is simultaneously enqueueing to the
 * same SQ.
 */
union nixx_lf_op_sendx {
	u64 u;
	struct nixx_lf_op_sendx_s {
		u64 data                             : 64;
	} s;
	/* struct nixx_lf_op_sendx_s cn; */
};

static inline u64 NIXX_LF_OP_SENDX(u64 a)
	__attribute__ ((pure, always_inline));
static inline u64 NIXX_LF_OP_SENDX(u64 a)
{
	return 0x800 + 8 * a;
}

/**
 * Register (RVU_PFVF_BAR2) nix#_lf_qint#_cnt
 *
 * NIX LF Queue Interrupt Count Registers
 */
union nixx_lf_qintx_cnt {
	u64 u;
	struct nixx_lf_qintx_cnt_s {
		u64 count                            : 22;
		u64 reserved_22_63                   : 42;
	} s;
	/* struct nixx_lf_qintx_cnt_s cn; */
};

static inline u64 NIXX_LF_QINTX_CNT(u64 a)
	__attribute__ ((pure, always_inline));
static inline u64 NIXX_LF_QINTX_CNT(u64 a)
{
	return 0xc00 + 0x1000 * a;
}

/**
 * Register (RVU_PFVF_BAR2) nix#_lf_qint#_ena_w1c
 *
 * NIX LF Queue Interrupt Enable Clear Registers This register clears
 * interrupt enable bits.
 */
union nixx_lf_qintx_ena_w1c {
	u64 u;
	struct nixx_lf_qintx_ena_w1c_s {
		u64 intr                             : 1;
		u64 reserved_1_63                    : 63;
	} s;
	/* struct nixx_lf_qintx_ena_w1c_s cn; */
};

static inline u64 NIXX_LF_QINTX_ENA_W1C(u64 a)
	__attribute__ ((pure, always_inline));
static inline u64 NIXX_LF_QINTX_ENA_W1C(u64 a)
{
	return 0xc30 + 0x1000 * a;
}

/**
 * Register (RVU_PFVF_BAR2) nix#_lf_qint#_ena_w1s
 *
 * NIX LF Queue Interrupt Enable Set Registers This register sets
 * interrupt enable bits.
 */
union nixx_lf_qintx_ena_w1s {
	u64 u;
	struct nixx_lf_qintx_ena_w1s_s {
		u64 intr                             : 1;
		u64 reserved_1_63                    : 63;
	} s;
	/* struct nixx_lf_qintx_ena_w1s_s cn; */
};

static inline u64 NIXX_LF_QINTX_ENA_W1S(u64 a)
	__attribute__ ((pure, always_inline));
static inline u64 NIXX_LF_QINTX_ENA_W1S(u64 a)
{
	return 0xc20 + 0x1000 * a;
}

/**
 * Register (RVU_PFVF_BAR2) nix#_lf_qint#_int
 *
 * NIX LF Queue Interrupt Registers
 */
union nixx_lf_qintx_int {
	u64 u;
	struct nixx_lf_qintx_int_s {
		u64 intr                             : 1;
		u64 reserved_1_63                    : 63;
	} s;
	/* struct nixx_lf_qintx_int_s cn; */
};

static inline u64 NIXX_LF_QINTX_INT(u64 a)
	__attribute__ ((pure, always_inline));
static inline u64 NIXX_LF_QINTX_INT(u64 a)
{
	return 0xc10 + 0x1000 * a;
}

/**
 * Register (RVU_PFVF_BAR2) nix#_lf_qint#_int_w1s
 *
 * INTERNAL: NIX LF Queue Interrupt Set Registers
 */
union nixx_lf_qintx_int_w1s {
	u64 u;
	struct nixx_lf_qintx_int_w1s_s {
		u64 intr                             : 1;
		u64 reserved_1_63                    : 63;
	} s;
	/* struct nixx_lf_qintx_int_w1s_s cn; */
};

static inline u64 NIXX_LF_QINTX_INT_W1S(u64 a)
	__attribute__ ((pure, always_inline));
static inline u64 NIXX_LF_QINTX_INT_W1S(u64 a)
{
	return 0xc18 + 0x1000 * a;
}

/**
 * Register (RVU_PFVF_BAR2) nix#_lf_ras
 *
 * NIX LF RAS Interrupt Register
 */
union nixx_lf_ras {
	u64 u;
	struct nixx_lf_ras_s {
		u64 sqb_poison                       : 1;
		u64 sq_ctx_poison                    : 1;
		u64 rq_ctx_poison                    : 1;
		u64 cq_ctx_poison                    : 1;
		u64 reserved_4                       : 1;
		u64 rsse_poison                      : 1;
		u64 ipsec_dyno_poison                : 1;
		u64 send_jump_poison                 : 1;
		u64 send_sg_poison                   : 1;
		u64 qint_poison                      : 1;
		u64 cint_poison                      : 1;
		u64 reserved_11_63                   : 53;
	} s;
	/* struct nixx_lf_ras_s cn; */
};

static inline u64 NIXX_LF_RAS(void)
	__attribute__ ((pure, always_inline));
static inline u64 NIXX_LF_RAS(void)
{
	return 0x240;
}

/**
 * Register (RVU_PFVF_BAR2) nix#_lf_ras_ena_w1c
 *
 * NIX LF RAS Interrupt Enable Clear Register This register clears
 * interrupt enable bits.
 */
union nixx_lf_ras_ena_w1c {
	u64 u;
	struct nixx_lf_ras_ena_w1c_s {
		u64 sqb_poison                       : 1;
		u64 sq_ctx_poison                    : 1;
		u64 rq_ctx_poison                    : 1;
		u64 cq_ctx_poison                    : 1;
		u64 reserved_4                       : 1;
		u64 rsse_poison                      : 1;
		u64 ipsec_dyno_poison                : 1;
		u64 send_jump_poison                 : 1;
		u64 send_sg_poison                   : 1;
		u64 qint_poison                      : 1;
		u64 cint_poison                      : 1;
		u64 reserved_11_63                   : 53;
	} s;
	/* struct nixx_lf_ras_ena_w1c_s cn; */
};

static inline u64 NIXX_LF_RAS_ENA_W1C(void)
	__attribute__ ((pure, always_inline));
static inline u64 NIXX_LF_RAS_ENA_W1C(void)
{
	return 0x250;
}

/**
 * Register (RVU_PFVF_BAR2) nix#_lf_ras_ena_w1s
 *
 * NIX LF RAS Interrupt Enable Set Register This register sets interrupt
 * enable bits.
 */
union nixx_lf_ras_ena_w1s {
	u64 u;
	struct nixx_lf_ras_ena_w1s_s {
		u64 sqb_poison                       : 1;
		u64 sq_ctx_poison                    : 1;
		u64 rq_ctx_poison                    : 1;
		u64 cq_ctx_poison                    : 1;
		u64 reserved_4                       : 1;
		u64 rsse_poison                      : 1;
		u64 ipsec_dyno_poison                : 1;
		u64 send_jump_poison                 : 1;
		u64 send_sg_poison                   : 1;
		u64 qint_poison                      : 1;
		u64 cint_poison                      : 1;
		u64 reserved_11_63                   : 53;
	} s;
	/* struct nixx_lf_ras_ena_w1s_s cn; */
};

static inline u64 NIXX_LF_RAS_ENA_W1S(void)
	__attribute__ ((pure, always_inline));
static inline u64 NIXX_LF_RAS_ENA_W1S(void)
{
	return 0x258;
}

/**
 * Register (RVU_PFVF_BAR2) nix#_lf_ras_w1s
 *
 * NIX LF RAS Interrupt Set Register This register sets interrupt bits.
 */
union nixx_lf_ras_w1s {
	u64 u;
	struct nixx_lf_ras_w1s_s {
		u64 sqb_poison                       : 1;
		u64 sq_ctx_poison                    : 1;
		u64 rq_ctx_poison                    : 1;
		u64 cq_ctx_poison                    : 1;
		u64 reserved_4                       : 1;
		u64 rsse_poison                      : 1;
		u64 ipsec_dyno_poison                : 1;
		u64 send_jump_poison                 : 1;
		u64 send_sg_poison                   : 1;
		u64 qint_poison                      : 1;
		u64 cint_poison                      : 1;
		u64 reserved_11_63                   : 53;
	} s;
	/* struct nixx_lf_ras_w1s_s cn; */
};

static inline u64 NIXX_LF_RAS_W1S(void)
	__attribute__ ((pure, always_inline));
static inline u64 NIXX_LF_RAS_W1S(void)
{
	return 0x248;
}

/**
 * Register (RVU_PFVF_BAR2) nix#_lf_rq_op_drop_octs
 *
 * NIX LF Receive Queue Dropped Octets Operation Register A 64-bit atomic
 * load-and-add to this register reads NIX_RQ_CTX_S[DROP_OCTS]. The
 * atomic write data has format NIX_OP_Q_WDATA_S and selects the RQ
 * within LF.  All other accesses to this register (e.g. reads and
 * writes) are RAZ/WI.  RSL accesses to this register are RAZ/WI.
 */
union nixx_lf_rq_op_drop_octs {
	u64 u;
	struct nixx_lf_rq_op_drop_octs_s {
		u64 cnt                              : 48;
		u64 reserved_48_62                   : 15;
		u64 op_err                           : 1;
	} s;
	/* struct nixx_lf_rq_op_drop_octs_s cn; */
};

static inline u64 NIXX_LF_RQ_OP_DROP_OCTS(void)
	__attribute__ ((pure, always_inline));
static inline u64 NIXX_LF_RQ_OP_DROP_OCTS(void)
{
	return 0x930;
}

/**
 * Register (RVU_PFVF_BAR2) nix#_lf_rq_op_drop_pkts
 *
 * NIX LF Receive Queue Dropped Packets Operation Register A 64-bit
 * atomic load-and-add to this register reads NIX_RQ_CTX_S[DROP_PKTS].
 * The atomic write data has format NIX_OP_Q_WDATA_S and selects the RQ
 * within LF.  All other accesses to this register (e.g. reads and
 * writes) are RAZ/WI.  RSL accesses to this register are RAZ/WI.
 */
union nixx_lf_rq_op_drop_pkts {
	u64 u;
	struct nixx_lf_rq_op_drop_pkts_s {
		u64 cnt                              : 48;
		u64 reserved_48_62                   : 15;
		u64 op_err                           : 1;
	} s;
	/* struct nixx_lf_rq_op_drop_pkts_s cn; */
};

static inline u64 NIXX_LF_RQ_OP_DROP_PKTS(void)
	__attribute__ ((pure, always_inline));
static inline u64 NIXX_LF_RQ_OP_DROP_PKTS(void)
{
	return 0x940;
}

/**
 * Register (RVU_PFVF_BAR2) nix#_lf_rq_op_int
 *
 * NIX LF Receive Queue Interrupt Operation Register A 64-bit atomic
 * load-and-add to this register reads RQ interrupts and interrupt
 * enables. A 64-bit write optionally sets or clears interrupts and
 * interrupt enables.  All other accesses to this register (e.g. reads,
 * 128-bit accesses) are RAZ/WI.  RSL accesses to this register are
 * RAZ/WI.
 */
union nixx_lf_rq_op_int {
	u64 u;
	struct nixx_lf_rq_op_int_s {
		u64 rq_int                           : 8;
		u64 rq_int_ena                       : 8;
		u64 reserved_16_41                   : 26;
		u64 op_err                           : 1;
		u64 setop                            : 1;
		u64 rq                               : 20;
	} s;
	/* struct nixx_lf_rq_op_int_s cn; */
};

static inline u64 NIXX_LF_RQ_OP_INT(void)
	__attribute__ ((pure, always_inline));
static inline u64 NIXX_LF_RQ_OP_INT(void)
{
	return 0x900;
}

/**
 * Register (RVU_PFVF_BAR2) nix#_lf_rq_op_octs
 *
 * NIX LF Receive Queue Octets Operation Register A 64-bit atomic load-
 * and-add to this register reads NIX_RQ_CTX_S[OCTS]. The atomic write
 * data has format NIX_OP_Q_WDATA_S and selects the RQ within LF.  All
 * other accesses to this register (e.g. reads and writes) are RAZ/WI.
 * RSL accesses to this register are RAZ/WI.
 */
union nixx_lf_rq_op_octs {
	u64 u;
	struct nixx_lf_rq_op_octs_s {
		u64 cnt                              : 48;
		u64 reserved_48_62                   : 15;
		u64 op_err                           : 1;
	} s;
	/* struct nixx_lf_rq_op_octs_s cn; */
};

static inline u64 NIXX_LF_RQ_OP_OCTS(void)
	__attribute__ ((pure, always_inline));
static inline u64 NIXX_LF_RQ_OP_OCTS(void)
{
	return 0x910;
}

/**
 * Register (RVU_PFVF_BAR2) nix#_lf_rq_op_pkts
 *
 * NIX LF Receive Queue Packets Operation Register A 64-bit atomic load-
 * and-add to this register reads NIX_RQ_CTX_S[PKTS]. The atomic write
 * data has format NIX_OP_Q_WDATA_S and selects the RQ within LF.  All
 * other accesses to this register (e.g. reads and writes) are RAZ/WI.
 * RSL accesses to this register are RAZ/WI.
 */
union nixx_lf_rq_op_pkts {
	u64 u;
	struct nixx_lf_rq_op_pkts_s {
		u64 cnt                              : 48;
		u64 reserved_48_62                   : 15;
		u64 op_err                           : 1;
	} s;
	/* struct nixx_lf_rq_op_pkts_s cn; */
};

static inline u64 NIXX_LF_RQ_OP_PKTS(void)
	__attribute__ ((pure, always_inline));
static inline u64 NIXX_LF_RQ_OP_PKTS(void)
{
	return 0x920;
}

/**
 * Register (RVU_PFVF_BAR2) nix#_lf_rq_op_re_pkts
 *
 * NIX LF Receive Queue Errored Packets Operation Register A 64-bit
 * atomic load-and-add to this register reads NIX_RQ_CTX_S[RE_PKTS]. The
 * atomic write data has format NIX_OP_Q_WDATA_S and selects the RQ
 * within LF.  All other accesses to this register (e.g. reads and
 * writes) are RAZ/WI.  RSL accesses to this register are RAZ/WI.
 */
union nixx_lf_rq_op_re_pkts {
	u64 u;
	struct nixx_lf_rq_op_re_pkts_s {
		u64 cnt                              : 48;
		u64 reserved_48_62                   : 15;
		u64 op_err                           : 1;
	} s;
	/* struct nixx_lf_rq_op_re_pkts_s cn; */
};

static inline u64 NIXX_LF_RQ_OP_RE_PKTS(void)
	__attribute__ ((pure, always_inline));
static inline u64 NIXX_LF_RQ_OP_RE_PKTS(void)
{
	return 0x950;
}

/**
 * Register (RVU_PFVF_BAR2) nix#_lf_rx_secret#
 *
 * NIX LF Receive Secret Key Registers
 */
union nixx_lf_rx_secretx {
	u64 u;
	struct nixx_lf_rx_secretx_s {
		u64 key                              : 64;
	} s;
	/* struct nixx_lf_rx_secretx_s cn; */
};

static inline u64 NIXX_LF_RX_SECRETX(u64 a)
	__attribute__ ((pure, always_inline));
static inline u64 NIXX_LF_RX_SECRETX(u64 a)
{
	return 0 + 8 * a;
}

/**
 * Register (RVU_PFVF_BAR2) nix#_lf_rx_stat#
 *
 * NIX LF Receive Statistics Registers The last dimension indicates which
 * statistic, and is enumerated by NIX_STAT_LF_RX_E.
 */
union nixx_lf_rx_statx {
	u64 u;
	struct nixx_lf_rx_statx_s {
		u64 stat                             : 48;
		u64 reserved_48_63                   : 16;
	} s;
	/* struct nixx_lf_rx_statx_s cn; */
};

static inline u64 NIXX_LF_RX_STATX(u64 a)
	__attribute__ ((pure, always_inline));
static inline u64 NIXX_LF_RX_STATX(u64 a)
{
	return 0x400 + 8 * a;
}

/**
 * Register (RVU_PFVF_BAR2) nix#_lf_send_err_dbg
 *
 * NIX LF Send Error Debug Register This register captures debug info an
 * error detected on packet send after a meta-descriptor is granted by
 * PSE. Hardware sets [VALID] when the debug info is captured, and
 * subsequent errors are not captured until software clears [VALID] by
 * writing a one to it.
 */
union nixx_lf_send_err_dbg {
	u64 u;
	struct nixx_lf_send_err_dbg_s {
		u64 errcode                          : 8;
		u64 sq                               : 20;
		u64 sqe_id                           : 16;
		u64 valid                            : 1;
		u64 reserved_45_63                   : 19;
	} s;
	/* struct nixx_lf_send_err_dbg_s cn; */
};

static inline u64 NIXX_LF_SEND_ERR_DBG(void)
	__attribute__ ((pure, always_inline));
static inline u64 NIXX_LF_SEND_ERR_DBG(void)
{
	return 0x280;
}

/**
 * Register (RVU_PFVF_BAR2) nix#_lf_sq_op_drop_octs
 *
 * NIX LF Send Queue Dropped Octets Operation Register A 64-bit atomic
 * load-and-add to this register reads NIX_SQ_CTX_S[DROP_OCTS]. The
 * atomic write data has format NIX_OP_Q_WDATA_S and selects the SQ
 * within LF.  All other accesses to this register (e.g. reads and
 * writes) are RAZ/WI.  RSL accesses to this register are RAZ/WI.
 */
union nixx_lf_sq_op_drop_octs {
	u64 u;
	struct nixx_lf_sq_op_drop_octs_s {
		u64 cnt                              : 48;
		u64 reserved_48_62                   : 15;
		u64 op_err                           : 1;
	} s;
	/* struct nixx_lf_sq_op_drop_octs_s cn; */
};

static inline u64 NIXX_LF_SQ_OP_DROP_OCTS(void)
	__attribute__ ((pure, always_inline));
static inline u64 NIXX_LF_SQ_OP_DROP_OCTS(void)
{
	return 0xa40;
}

/**
 * Register (RVU_PFVF_BAR2) nix#_lf_sq_op_drop_pkts
 *
 * NIX LF Send Queue Dropped Packets Operation Register A 64-bit atomic
 * load-and-add to this register reads NIX_SQ_CTX_S[DROP_PKTS]. The
 * atomic write data has format NIX_OP_Q_WDATA_S and selects the SQ
 * within LF.  All other accesses to this register (e.g. reads and
 * writes) are RAZ/WI.  RSL accesses to this register are RAZ/WI.
 */
union nixx_lf_sq_op_drop_pkts {
	u64 u;
	struct nixx_lf_sq_op_drop_pkts_s {
		u64 cnt                              : 48;
		u64 reserved_48_62                   : 15;
		u64 op_err                           : 1;
	} s;
	/* struct nixx_lf_sq_op_drop_pkts_s cn; */
};

static inline u64 NIXX_LF_SQ_OP_DROP_PKTS(void)
	__attribute__ ((pure, always_inline));
static inline u64 NIXX_LF_SQ_OP_DROP_PKTS(void)
{
	return 0xa50;
}

/**
 * Register (RVU_PFVF_BAR2) nix#_lf_sq_op_err_dbg
 *
 * NIX LF SQ Operation Error Debug Register This register captures debug
 * info for an error detected on LMT store to NIX_LF_OP_SEND() or when a
 * NIX_LF_SQ_OP_* register is accessed. Hardware sets [VALID] when the
 * debug info is captured, and subsequent errors are not captured until
 * software clears [VALID] by writing a one to it.
 */
union nixx_lf_sq_op_err_dbg {
	u64 u;
	struct nixx_lf_sq_op_err_dbg_s {
		u64 errcode                          : 8;
		u64 sq                               : 20;
		u64 sqe_id                           : 16;
		u64 valid                            : 1;
		u64 reserved_45_63                   : 19;
	} s;
	/* struct nixx_lf_sq_op_err_dbg_s cn; */
};

static inline u64 NIXX_LF_SQ_OP_ERR_DBG(void)
	__attribute__ ((pure, always_inline));
static inline u64 NIXX_LF_SQ_OP_ERR_DBG(void)
{
	return 0x260;
}

/**
 * Register (RVU_PFVF_BAR2) nix#_lf_sq_op_int
 *
 * NIX LF Send Queue Interrupt Operation Register A 64-bit atomic load-
 * and-add to this register reads SQ interrupts, interrupt enables and
 * XOFF status. A write optionally sets or clears interrupts, interrupt
 * enables and XOFF status. A read is RAZ.  RSL accesses to this register
 * are RAZ/WI.
 */
union nixx_lf_sq_op_int {
	u64 u;
	struct nixx_lf_sq_op_int_s {
		u64 sq_int                           : 8;
		u64 sq_int_ena                       : 8;
		u64 xoff                             : 1;
		u64 reserved_17_41                   : 25;
		u64 op_err                           : 1;
		u64 setop                            : 1;
		u64 sq                               : 20;
	} s;
	/* struct nixx_lf_sq_op_int_s cn; */
};

static inline u64 NIXX_LF_SQ_OP_INT(void)
	__attribute__ ((pure, always_inline));
static inline u64 NIXX_LF_SQ_OP_INT(void)
{
	return 0xa00;
}

/**
 * Register (RVU_PFVF_BAR2) nix#_lf_sq_op_octs
 *
 * NIX LF Send Queue Octets Operation Register A 64-bit atomic load-and-
 * add to this register reads NIX_SQ_CTX_S[OCTS]. The atomic write data
 * has format NIX_OP_Q_WDATA_S and selects the SQ within LF.  All other
 * accesses to this register (e.g. reads and writes) are RAZ/WI.  RSL
 * accesses to this register are RAZ/WI.
 */
union nixx_lf_sq_op_octs {
	u64 u;
	struct nixx_lf_sq_op_octs_s {
		u64 cnt                              : 48;
		u64 reserved_48_62                   : 15;
		u64 op_err                           : 1;
	} s;
	/* struct nixx_lf_sq_op_octs_s cn; */
};

static inline u64 NIXX_LF_SQ_OP_OCTS(void)
	__attribute__ ((pure, always_inline));
static inline u64 NIXX_LF_SQ_OP_OCTS(void)
{
	return 0xa10;
}

/**
 * Register (RVU_PFVF_BAR2) nix#_lf_sq_op_pkts
 *
 * NIX LF Send Queue Packets Operation Register A 64-bit atomic load-and-
 * add to this register reads NIX_SQ_CTX_S[PKTS]. The atomic write data
 * has format NIX_OP_Q_WDATA_S and selects the SQ within LF.  All other
 * accesses to this register (e.g. reads and writes) are RAZ/WI.  RSL
 * accesses to this register are RAZ/WI.
 */
union nixx_lf_sq_op_pkts {
	u64 u;
	struct nixx_lf_sq_op_pkts_s {
		u64 cnt                              : 48;
		u64 reserved_48_62                   : 15;
		u64 op_err                           : 1;
	} s;
	/* struct nixx_lf_sq_op_pkts_s cn; */
};

static inline u64 NIXX_LF_SQ_OP_PKTS(void)
	__attribute__ ((pure, always_inline));
static inline u64 NIXX_LF_SQ_OP_PKTS(void)
{
	return 0xa20;
}

/**
 * Register (RVU_PFVF_BAR2) nix#_lf_sq_op_status
 *
 * NIX LF Send Queue Status Operation Register A 64-bit atomic load-and-
 * add to this register reads status fields in NIX_SQ_CTX_S. The atomic
 * write data has format NIX_OP_Q_WDATA_S and selects the SQ within LF.
 * Completion of the load-and-add operation also ensures that all
 * previously issued LMT stores to NIX_LF_OP_SEND() have completed.  All
 * other accesses to this register (e.g. reads and writes) are RAZ/WI.
 * RSL accesses to this register are RAZ/WI.
 */
union nixx_lf_sq_op_status {
	u64 u;
	struct nixx_lf_sq_op_status_s {
		u64 sqb_count                        : 16;
		u64 reserved_16_19                   : 4;
		u64 head_offset                      : 6;
		u64 reserved_26_27                   : 2;
		u64 tail_offset                      : 6;
		u64 reserved_34_62                   : 29;
		u64 op_err                           : 1;
	} s;
	struct nixx_lf_sq_op_status_cn {
		u64 sqb_count                        : 16;
		u64 reserved_16_19                   : 4;
		u64 head_offset                      : 6;
		u64 reserved_26_27                   : 2;
		u64 tail_offset                      : 6;
		u64 reserved_34_35                   : 2;
		u64 reserved_36_62                   : 27;
		u64 op_err                           : 1;
	} cn;
};

static inline u64 NIXX_LF_SQ_OP_STATUS(void)
	__attribute__ ((pure, always_inline));
static inline u64 NIXX_LF_SQ_OP_STATUS(void)
{
	return 0xa30;
}

/**
 * Register (RVU_PFVF_BAR2) nix#_lf_tx_stat#
 *
 * NIX LF Transmit Statistics Registers The last dimension indicates
 * which statistic, and is enumerated by NIX_STAT_LF_TX_E.
 */
union nixx_lf_tx_statx {
	u64 u;
	struct nixx_lf_tx_statx_s {
		u64 stat                             : 48;
		u64 reserved_48_63                   : 16;
	} s;
	/* struct nixx_lf_tx_statx_s cn; */
};

static inline u64 NIXX_LF_TX_STATX(u64 a)
	__attribute__ ((pure, always_inline));
static inline u64 NIXX_LF_TX_STATX(u64 a)
{
	return 0x300 + 8 * a;
}

/**
 * Register (RVU_PF_BAR0) nix#_priv_af_int_cfg
 *
 * NIX Privileged Admin Function Interrupt Configuration Register
 */
union nixx_priv_af_int_cfg {
	u64 u;
	struct nixx_priv_af_int_cfg_s {
		u64 msix_offset                      : 11;
		u64 reserved_11                      : 1;
		u64 msix_size                        : 8;
		u64 reserved_20_63                   : 44;
	} s;
	/* struct nixx_priv_af_int_cfg_s cn; */
};

static inline u64 NIXX_PRIV_AF_INT_CFG(void)
	__attribute__ ((pure, always_inline));
static inline u64 NIXX_PRIV_AF_INT_CFG(void)
{
	return 0x8000000;
}

/**
 * Register (RVU_PF_BAR0) nix#_priv_lf#_cfg
 *
 * NIX Privileged Local Function Configuration Registers These registers
 * allow each NIX local function (LF) to be provisioned to a VF/PF for
 * RVU. See also NIX_AF_RVU_LF_CFG_DEBUG.  Software should read this
 * register after write to ensure that the LF is mapped to [PF_FUNC]
 * before issuing transactions to the mapped PF and function.  [SLOT]
 * must be zero.  Internal: Hardware ignores [SLOT] and always assumes
 * 0x0.
 */
union nixx_priv_lfx_cfg {
	u64 u;
	struct nixx_priv_lfx_cfg_s {
		u64 slot                             : 8;
		u64 pf_func                          : 16;
		u64 reserved_24_62                   : 39;
		u64 ena                              : 1;
	} s;
	/* struct nixx_priv_lfx_cfg_s cn; */
};

static inline u64 NIXX_PRIV_LFX_CFG(u64 a)
	__attribute__ ((pure, always_inline));
static inline u64 NIXX_PRIV_LFX_CFG(u64 a)
{
	return 0x8000010 + 0x100 * a;
}

/**
 * Register (RVU_PF_BAR0) nix#_priv_lf#_int_cfg
 *
 * NIX Privileged LF Interrupt Configuration Registers
 */
union nixx_priv_lfx_int_cfg {
	u64 u;
	struct nixx_priv_lfx_int_cfg_s {
		u64 msix_offset                      : 11;
		u64 reserved_11                      : 1;
		u64 msix_size                        : 8;
		u64 reserved_20_63                   : 44;
	} s;
	/* struct nixx_priv_lfx_int_cfg_s cn; */
};

static inline u64 NIXX_PRIV_LFX_INT_CFG(u64 a)
	__attribute__ ((pure, always_inline));
static inline u64 NIXX_PRIV_LFX_INT_CFG(u64 a)
{
	return 0x8000020 + 0x100 * a;
}

#endif /* __CSRS_NIX_H__ */