blob: 310eec584f2003a5805429ba93682499d18ae16b (
plain)
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
|
/*
* (C) Copyright 2016
* Michael Kurz, michi.kurz@gmail.com.
*
* SPDX-License-Identifier: GPL-2.0+
*/
#ifndef _STM32_SYSCFG_H
#define _STM32_SYSCFG_H
struct stm32_syscfg_regs {
u32 memrmp;
u32 pmc;
u32 exticr1;
u32 exticr2;
u32 exticr3;
u32 exticr4;
u32 cmpcr;
};
/*
* SYSCFG registers base
*/
#define STM32_SYSCFG ((struct stm32_syscfg_regs *)STM32_SYSCFG_BASE)
/* SYSCFG peripheral mode configuration register */
#define SYSCFG_PMC_MII_RMII_SEL BIT(23)
#endif
|