summaryrefslogtreecommitdiff
path: root/arch/arm/mach-davinci/lowlevel_init.S
diff options
context:
space:
mode:
authorJagan Teki <jagannadh.teki@gmail.com>2018-06-28 19:40:46 +0530
committerMarek Vasut <marex@denx.de>2018-06-29 10:52:18 +0200
commit9c22aec4102de0f0dc35e21772d9f21d4616c3d2 (patch)
treebeaf46b1b6e74413aadd69d9e8071ec76e3773f8 /arch/arm/mach-davinci/lowlevel_init.S
parent9763df8b8a1f7fe7b79030d19d3c326b17800f9e (diff)
usb: sunxi: Use proper reg_mask for clock gate, reset
Masking clock gate, reset register bits based on the probed controller is proper only due to the assumption that masking should start with 0 even thought the controller has separate PHY or shared between OTG. unfortunately these are fixed due to lack of separate clock, reset drivers. Say for example EHCI1 - EHCI3 in the datasheet (EHCI0 is for the OTG) so we need to start reg_mask 0 - 2. This patch calculated the mask, based on the register base so that we can get the proper bits to set with respect to probed controller. We even do this masking by using PHY index specifier from dt, but dev_read_addr_size is failing for 64-bit boards. Signed-off-by: Jagan Teki <jagan@amarulasolutions.com>
Diffstat (limited to 'arch/arm/mach-davinci/lowlevel_init.S')
0 files changed, 0 insertions, 0 deletions